Cargando…
Optimal Method for Test and Repair Memories Using Redundancy Mechanism for SoC
The current system-on-chip (SoC)-based devices uses embedded memories of enormous size. Most of these systems’ area is dense with memories and promotes different types of faults appearance in memory. The memory faults become a severe issue when they affect the yield of the product. A memory-test and...
Autores principales: | Alnatheer, Suleman, Ahmed, Mohammed Altaf |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2021
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8306510/ https://www.ncbi.nlm.nih.gov/pubmed/34357221 http://dx.doi.org/10.3390/mi12070811 |
Ejemplares similares
-
Deep Q-Learning with Bit-Swapping-Based Linear Feedback Shift Register fostered Built-In Self-Test and Built-In Self-Repair for SRAM
por: Ahmed, Mohammed Altaf, et al.
Publicado: (2022) -
Embedded software for SoC
por: Jerraya, Ahmed Amine, et al.
Publicado: (2003) -
Low Power SoC Design
por: Piguet, Christian
Publicado: (2009) -
Low Memory Access Video Stabilization for Low-Cost Camera SoC
por: Lee, Yun-Gu
Publicado: (2022) -
Correct-by-construction approaches for SoC design
por: Sinha, Roopak, et al.
Publicado: (2013)