Cargando…
Core-Shell Dual-Gate Nanowire Charge-Trap Memory for Synaptic Operations for Neuromorphic Applications
This work showcases the physical insights of a core-shell dual-gate (CSDG) nanowire transistor as an artificial synaptic device with short/long-term potentiation and long-term depression (LTD) operation. Short-term potentiation (STP) is a temporary potentiation of a neural network, and it can be tra...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2021
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8308180/ https://www.ncbi.nlm.nih.gov/pubmed/34361159 http://dx.doi.org/10.3390/nano11071773 |
_version_ | 1783728219389689856 |
---|---|
author | Ansari, Md. Hasan Raza Kannan, Udaya Mohanan Cho, Seongjae |
author_facet | Ansari, Md. Hasan Raza Kannan, Udaya Mohanan Cho, Seongjae |
author_sort | Ansari, Md. Hasan Raza |
collection | PubMed |
description | This work showcases the physical insights of a core-shell dual-gate (CSDG) nanowire transistor as an artificial synaptic device with short/long-term potentiation and long-term depression (LTD) operation. Short-term potentiation (STP) is a temporary potentiation of a neural network, and it can be transformed into long-term potentiation (LTP) through repetitive stimulus. In this work, floating body effects and charge trapping are utilized to show the transition from STP to LTP while de-trapping the holes from the nitride layer shows the LTD operation. Furthermore, linearity and symmetry in conductance are achieved through optimal device design and biases. In a system-level simulation, with CSDG nanowire transistor a recognition accuracy of up to 92.28% is obtained in the Modified National Institute of Standards and Technology (MNIST) pattern recognition task. Complementary metal-oxide-semiconductor (CMOS) compatibility and high recognition accuracy makes the CSDG nanowire transistor a promising candidate for the implementation of neuromorphic hardware. |
format | Online Article Text |
id | pubmed-8308180 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2021 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-83081802021-07-25 Core-Shell Dual-Gate Nanowire Charge-Trap Memory for Synaptic Operations for Neuromorphic Applications Ansari, Md. Hasan Raza Kannan, Udaya Mohanan Cho, Seongjae Nanomaterials (Basel) Article This work showcases the physical insights of a core-shell dual-gate (CSDG) nanowire transistor as an artificial synaptic device with short/long-term potentiation and long-term depression (LTD) operation. Short-term potentiation (STP) is a temporary potentiation of a neural network, and it can be transformed into long-term potentiation (LTP) through repetitive stimulus. In this work, floating body effects and charge trapping are utilized to show the transition from STP to LTP while de-trapping the holes from the nitride layer shows the LTD operation. Furthermore, linearity and symmetry in conductance are achieved through optimal device design and biases. In a system-level simulation, with CSDG nanowire transistor a recognition accuracy of up to 92.28% is obtained in the Modified National Institute of Standards and Technology (MNIST) pattern recognition task. Complementary metal-oxide-semiconductor (CMOS) compatibility and high recognition accuracy makes the CSDG nanowire transistor a promising candidate for the implementation of neuromorphic hardware. MDPI 2021-07-07 /pmc/articles/PMC8308180/ /pubmed/34361159 http://dx.doi.org/10.3390/nano11071773 Text en © 2021 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Ansari, Md. Hasan Raza Kannan, Udaya Mohanan Cho, Seongjae Core-Shell Dual-Gate Nanowire Charge-Trap Memory for Synaptic Operations for Neuromorphic Applications |
title | Core-Shell Dual-Gate Nanowire Charge-Trap Memory for Synaptic Operations for Neuromorphic Applications |
title_full | Core-Shell Dual-Gate Nanowire Charge-Trap Memory for Synaptic Operations for Neuromorphic Applications |
title_fullStr | Core-Shell Dual-Gate Nanowire Charge-Trap Memory for Synaptic Operations for Neuromorphic Applications |
title_full_unstemmed | Core-Shell Dual-Gate Nanowire Charge-Trap Memory for Synaptic Operations for Neuromorphic Applications |
title_short | Core-Shell Dual-Gate Nanowire Charge-Trap Memory for Synaptic Operations for Neuromorphic Applications |
title_sort | core-shell dual-gate nanowire charge-trap memory for synaptic operations for neuromorphic applications |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8308180/ https://www.ncbi.nlm.nih.gov/pubmed/34361159 http://dx.doi.org/10.3390/nano11071773 |
work_keys_str_mv | AT ansarimdhasanraza coreshelldualgatenanowirechargetrapmemoryforsynapticoperationsforneuromorphicapplications AT kannanudayamohanan coreshelldualgatenanowirechargetrapmemoryforsynapticoperationsforneuromorphicapplications AT choseongjae coreshelldualgatenanowirechargetrapmemoryforsynapticoperationsforneuromorphicapplications |