Cargando…
Low-Power OR Logic Ferroelectric In-Situ Transistor Based on a CuInP(2)S(6)/MoS(2) Van Der Waals Heterojunction
Due to the limitations of thermodynamics, the Boltzmann distribution of electrons hinders the further reduction of the power consumption of field-effect transistors. However, with the emergence of ferroelectric materials, this problem is expected to be solved. Herein, we demonstrate an OR logic ferr...
Autores principales: | , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2021
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8400550/ https://www.ncbi.nlm.nih.gov/pubmed/34443802 http://dx.doi.org/10.3390/nano11081971 |
_version_ | 1783745341413130240 |
---|---|
author | Yang, Kun Wang, Shulong Han, Tao Liu, Hongxia |
author_facet | Yang, Kun Wang, Shulong Han, Tao Liu, Hongxia |
author_sort | Yang, Kun |
collection | PubMed |
description | Due to the limitations of thermodynamics, the Boltzmann distribution of electrons hinders the further reduction of the power consumption of field-effect transistors. However, with the emergence of ferroelectric materials, this problem is expected to be solved. Herein, we demonstrate an OR logic ferroelectric in-situ transistor based on a CIPS/MoS(2) Van der Waals heterojunction. Utilizing the electric field amplification of ferroelectric materials, the CIPS/MoS(2) vdW ferroelectric transistor offers an average subthreshold swing (SS) of 52 mV/dec over three orders of magnitude, and a minimum SS of 40 mV/dec, which breaks the Boltzmann limit at room temperature. The dual-gated ferroelectric in-situ transistor exhibits excellent OR logic operation with a supply voltage of less than 1 V. The results indicate that the CIPS/MoS(2) vdW ferroelectric transistor has great potential in ultra-low-power applications due to its in-situ construction, steep-slope subthreshold swing and low supply voltage. |
format | Online Article Text |
id | pubmed-8400550 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2021 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-84005502021-08-29 Low-Power OR Logic Ferroelectric In-Situ Transistor Based on a CuInP(2)S(6)/MoS(2) Van Der Waals Heterojunction Yang, Kun Wang, Shulong Han, Tao Liu, Hongxia Nanomaterials (Basel) Article Due to the limitations of thermodynamics, the Boltzmann distribution of electrons hinders the further reduction of the power consumption of field-effect transistors. However, with the emergence of ferroelectric materials, this problem is expected to be solved. Herein, we demonstrate an OR logic ferroelectric in-situ transistor based on a CIPS/MoS(2) Van der Waals heterojunction. Utilizing the electric field amplification of ferroelectric materials, the CIPS/MoS(2) vdW ferroelectric transistor offers an average subthreshold swing (SS) of 52 mV/dec over three orders of magnitude, and a minimum SS of 40 mV/dec, which breaks the Boltzmann limit at room temperature. The dual-gated ferroelectric in-situ transistor exhibits excellent OR logic operation with a supply voltage of less than 1 V. The results indicate that the CIPS/MoS(2) vdW ferroelectric transistor has great potential in ultra-low-power applications due to its in-situ construction, steep-slope subthreshold swing and low supply voltage. MDPI 2021-07-31 /pmc/articles/PMC8400550/ /pubmed/34443802 http://dx.doi.org/10.3390/nano11081971 Text en © 2021 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Yang, Kun Wang, Shulong Han, Tao Liu, Hongxia Low-Power OR Logic Ferroelectric In-Situ Transistor Based on a CuInP(2)S(6)/MoS(2) Van Der Waals Heterojunction |
title | Low-Power OR Logic Ferroelectric In-Situ Transistor Based on a CuInP(2)S(6)/MoS(2) Van Der Waals Heterojunction |
title_full | Low-Power OR Logic Ferroelectric In-Situ Transistor Based on a CuInP(2)S(6)/MoS(2) Van Der Waals Heterojunction |
title_fullStr | Low-Power OR Logic Ferroelectric In-Situ Transistor Based on a CuInP(2)S(6)/MoS(2) Van Der Waals Heterojunction |
title_full_unstemmed | Low-Power OR Logic Ferroelectric In-Situ Transistor Based on a CuInP(2)S(6)/MoS(2) Van Der Waals Heterojunction |
title_short | Low-Power OR Logic Ferroelectric In-Situ Transistor Based on a CuInP(2)S(6)/MoS(2) Van Der Waals Heterojunction |
title_sort | low-power or logic ferroelectric in-situ transistor based on a cuinp(2)s(6)/mos(2) van der waals heterojunction |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8400550/ https://www.ncbi.nlm.nih.gov/pubmed/34443802 http://dx.doi.org/10.3390/nano11081971 |
work_keys_str_mv | AT yangkun lowpowerorlogicferroelectricinsitutransistorbasedonacuinp2s6mos2vanderwaalsheterojunction AT wangshulong lowpowerorlogicferroelectricinsitutransistorbasedonacuinp2s6mos2vanderwaalsheterojunction AT hantao lowpowerorlogicferroelectricinsitutransistorbasedonacuinp2s6mos2vanderwaalsheterojunction AT liuhongxia lowpowerorlogicferroelectricinsitutransistorbasedonacuinp2s6mos2vanderwaalsheterojunction |