Cargando…

A Feasible Alternative to FDSOI and FinFET: Optimization of W/La(2)O(3)/Si Planar PMOS with 14 nm Gate-Length

At the 90-nm node, the rate of transistor miniaturization slows down due to challenges in overcoming the increased leakage current (I(off)). The invention of high-k/metal gate technology at the 45-nm technology node was an enormous step forward in extending Moore’s Law. The need to satisfy performan...

Descripción completa

Detalles Bibliográficos
Autores principales: Mah, Siew Kien, Ker, Pin Jern, Ahmad, Ibrahim, Zainul Abidin, Noor Faizah, Ali Gamel, Mansur Mohammed
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2021
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8510296/
https://www.ncbi.nlm.nih.gov/pubmed/34640118
http://dx.doi.org/10.3390/ma14195721
_version_ 1784582540603949056
author Mah, Siew Kien
Ker, Pin Jern
Ahmad, Ibrahim
Zainul Abidin, Noor Faizah
Ali Gamel, Mansur Mohammed
author_facet Mah, Siew Kien
Ker, Pin Jern
Ahmad, Ibrahim
Zainul Abidin, Noor Faizah
Ali Gamel, Mansur Mohammed
author_sort Mah, Siew Kien
collection PubMed
description At the 90-nm node, the rate of transistor miniaturization slows down due to challenges in overcoming the increased leakage current (I(off)). The invention of high-k/metal gate technology at the 45-nm technology node was an enormous step forward in extending Moore’s Law. The need to satisfy performance requirements and to overcome the limitations of planar bulk transistor to scales below 22 nm led to the development of fully depleted silicon-on-insulator (FDSOI) and fin field-effect transistor (FinFET) technologies. The 28-nm wafer planar process is the most cost-effective, and scaling towards the sub-10 nm technology node involves the complex integration of new materials (Ge, III-V, graphene) and new device architectures. To date, planar transistors still command >50% of the transistor market and applications. This work aims to downscale a planar PMOS to a 14-nm gate length using La(2)O(3) as the high-k dielectric material. The device was virtually fabricated and electrically characterized using SILVACO. Taguchi L9 and L27 were employed to study the process parameters’ variability and interaction effects to optimize the process parameters to achieve the required output. The results obtained from simulation using the SILVACO tool show good agreement with the nominal values of PMOS threshold voltage (V(th)) of −0.289 V ± 12.7% and I(off) of less than 10(−7) A/µm, as projected by the International Technology Roadmap for Semiconductors (ITRS). Careful control of SiO(2) formation at the Si interface and rapid annealing processing are required to achieve La(2)O(3) thermal stability at the target equivalent oxide thickness (EOT). The effects of process variations on V(th), I(on) and I(off) were investigated. The improved voltage scaling resulting from the lower V(th) value is associated with the increased I(off) due to the improved drain-induced barrier lowering as the gate length decreases. The performance of the 14-nm planar bulk PMOS is comparable to the performance of the FDSOI and FinFET technologies at the same gate length. The comparisons made with ITRS, the International Roadmap for Devices and Systems (IRDS), and the simulated and experimental data show good agreement and thus prove the validity of the developed model for PMOSs. Based on the results demonstrated, planar PMOSs could be a feasible alternative to FDSOI and FinFET in balancing the trade-off between performance and cost in the 14-nm process.
format Online
Article
Text
id pubmed-8510296
institution National Center for Biotechnology Information
language English
publishDate 2021
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-85102962021-10-13 A Feasible Alternative to FDSOI and FinFET: Optimization of W/La(2)O(3)/Si Planar PMOS with 14 nm Gate-Length Mah, Siew Kien Ker, Pin Jern Ahmad, Ibrahim Zainul Abidin, Noor Faizah Ali Gamel, Mansur Mohammed Materials (Basel) Article At the 90-nm node, the rate of transistor miniaturization slows down due to challenges in overcoming the increased leakage current (I(off)). The invention of high-k/metal gate technology at the 45-nm technology node was an enormous step forward in extending Moore’s Law. The need to satisfy performance requirements and to overcome the limitations of planar bulk transistor to scales below 22 nm led to the development of fully depleted silicon-on-insulator (FDSOI) and fin field-effect transistor (FinFET) technologies. The 28-nm wafer planar process is the most cost-effective, and scaling towards the sub-10 nm technology node involves the complex integration of new materials (Ge, III-V, graphene) and new device architectures. To date, planar transistors still command >50% of the transistor market and applications. This work aims to downscale a planar PMOS to a 14-nm gate length using La(2)O(3) as the high-k dielectric material. The device was virtually fabricated and electrically characterized using SILVACO. Taguchi L9 and L27 were employed to study the process parameters’ variability and interaction effects to optimize the process parameters to achieve the required output. The results obtained from simulation using the SILVACO tool show good agreement with the nominal values of PMOS threshold voltage (V(th)) of −0.289 V ± 12.7% and I(off) of less than 10(−7) A/µm, as projected by the International Technology Roadmap for Semiconductors (ITRS). Careful control of SiO(2) formation at the Si interface and rapid annealing processing are required to achieve La(2)O(3) thermal stability at the target equivalent oxide thickness (EOT). The effects of process variations on V(th), I(on) and I(off) were investigated. The improved voltage scaling resulting from the lower V(th) value is associated with the increased I(off) due to the improved drain-induced barrier lowering as the gate length decreases. The performance of the 14-nm planar bulk PMOS is comparable to the performance of the FDSOI and FinFET technologies at the same gate length. The comparisons made with ITRS, the International Roadmap for Devices and Systems (IRDS), and the simulated and experimental data show good agreement and thus prove the validity of the developed model for PMOSs. Based on the results demonstrated, planar PMOSs could be a feasible alternative to FDSOI and FinFET in balancing the trade-off between performance and cost in the 14-nm process. MDPI 2021-09-30 /pmc/articles/PMC8510296/ /pubmed/34640118 http://dx.doi.org/10.3390/ma14195721 Text en © 2021 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Mah, Siew Kien
Ker, Pin Jern
Ahmad, Ibrahim
Zainul Abidin, Noor Faizah
Ali Gamel, Mansur Mohammed
A Feasible Alternative to FDSOI and FinFET: Optimization of W/La(2)O(3)/Si Planar PMOS with 14 nm Gate-Length
title A Feasible Alternative to FDSOI and FinFET: Optimization of W/La(2)O(3)/Si Planar PMOS with 14 nm Gate-Length
title_full A Feasible Alternative to FDSOI and FinFET: Optimization of W/La(2)O(3)/Si Planar PMOS with 14 nm Gate-Length
title_fullStr A Feasible Alternative to FDSOI and FinFET: Optimization of W/La(2)O(3)/Si Planar PMOS with 14 nm Gate-Length
title_full_unstemmed A Feasible Alternative to FDSOI and FinFET: Optimization of W/La(2)O(3)/Si Planar PMOS with 14 nm Gate-Length
title_short A Feasible Alternative to FDSOI and FinFET: Optimization of W/La(2)O(3)/Si Planar PMOS with 14 nm Gate-Length
title_sort feasible alternative to fdsoi and finfet: optimization of w/la(2)o(3)/si planar pmos with 14 nm gate-length
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8510296/
https://www.ncbi.nlm.nih.gov/pubmed/34640118
http://dx.doi.org/10.3390/ma14195721
work_keys_str_mv AT mahsiewkien afeasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT kerpinjern afeasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT ahmadibrahim afeasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT zainulabidinnoorfaizah afeasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT aligamelmansurmohammed afeasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT mahsiewkien feasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT kerpinjern feasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT ahmadibrahim feasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT zainulabidinnoorfaizah feasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength
AT aligamelmansurmohammed feasiblealternativetofdsoiandfinfetoptimizationofwla2o3siplanarpmoswith14nmgatelength