Cargando…

Network-on-Chip Irregular Topology Optimization for Real-Time and Non-Real-Time Applications

Network-on-Chip is a good approach to working on intra-chip communication. Networks with irregular topologies may be better suited for specific applications because of their architectural nature. A good design space exploration can help the design of the network to obtain more optimized topologies....

Descripción completa

Detalles Bibliográficos
Autores principales: Oliveira, Samuel da Silva, de Carvalho, Bruno Motta, Kreutz, Márcio Eduardo
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2021
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8537216/
https://www.ncbi.nlm.nih.gov/pubmed/34683246
http://dx.doi.org/10.3390/mi12101196
Descripción
Sumario:Network-on-Chip is a good approach to working on intra-chip communication. Networks with irregular topologies may be better suited for specific applications because of their architectural nature. A good design space exploration can help the design of the network to obtain more optimized topologies. This paper proposes a way of optimizing networks with irregular topologies through the use of a genetic algorithm. The network proposed here has heterogeneous routers that aim to optimize the network and support applications with real-time tasks. The goal is to find networks that are optimized for average latency and percentage of real-time packets delivered within the deadline. The results show that we have been able to find networks that can deliver all the real-time packets, obtain acceptable latency values, and shrink the chip area.