Cargando…
Design of a BIST implemented AES crypto-processor ASIC
This paper presents the design of a Built-in-self-Test (BIST) implemented Advanced Encryption Standard (AES) cryptoprocessor Application Specific Integrated Circuit (ASIC). AES has been proved as the strongest symmetric encryption algorithm declared by USA Govt. and it outperforms all other existing...
Autores principales: | , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Public Library of Science
2021
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8594793/ https://www.ncbi.nlm.nih.gov/pubmed/34784393 http://dx.doi.org/10.1371/journal.pone.0259956 |
_version_ | 1784600056677007360 |
---|---|
author | Ali, Md. Liakot Rahman, Md. Shazzatur Hossain, Fakir Sharif |
author_facet | Ali, Md. Liakot Rahman, Md. Shazzatur Hossain, Fakir Sharif |
author_sort | Ali, Md. Liakot |
collection | PubMed |
description | This paper presents the design of a Built-in-self-Test (BIST) implemented Advanced Encryption Standard (AES) cryptoprocessor Application Specific Integrated Circuit (ASIC). AES has been proved as the strongest symmetric encryption algorithm declared by USA Govt. and it outperforms all other existing cryptographic algorithms. Its hardware implementation offers much higher speed and physical security than that of its software implementation. Due to this reason, a number of AES cryptoprocessor ASIC have been presented in the literature, but the problem of testability in the complex AES chip is not addressed yet. This research introduces a solution to the problem for the AES cryptoprocessor ASIC implementing mixed-mode BIST technique, a hybrid of pseudo-random and deterministic techniques. The BIST implemented ASIC is designed using IEEE industry standard Hardware Description Language(HDL). It has been simulated using Electronic Design Automation (EDA)tools for verification and validation using the input-output data from the National Institute of Standard and Technology (NIST) of the USA Govt. The simulation results show that the design is working as per desired functionalities in different modes of operation of the ASIC. The current research is compared with those of other researchers, and it shows that it is unique in terms of BIST implementation into the ASIC chip. |
format | Online Article Text |
id | pubmed-8594793 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2021 |
publisher | Public Library of Science |
record_format | MEDLINE/PubMed |
spelling | pubmed-85947932021-11-17 Design of a BIST implemented AES crypto-processor ASIC Ali, Md. Liakot Rahman, Md. Shazzatur Hossain, Fakir Sharif PLoS One Research Article This paper presents the design of a Built-in-self-Test (BIST) implemented Advanced Encryption Standard (AES) cryptoprocessor Application Specific Integrated Circuit (ASIC). AES has been proved as the strongest symmetric encryption algorithm declared by USA Govt. and it outperforms all other existing cryptographic algorithms. Its hardware implementation offers much higher speed and physical security than that of its software implementation. Due to this reason, a number of AES cryptoprocessor ASIC have been presented in the literature, but the problem of testability in the complex AES chip is not addressed yet. This research introduces a solution to the problem for the AES cryptoprocessor ASIC implementing mixed-mode BIST technique, a hybrid of pseudo-random and deterministic techniques. The BIST implemented ASIC is designed using IEEE industry standard Hardware Description Language(HDL). It has been simulated using Electronic Design Automation (EDA)tools for verification and validation using the input-output data from the National Institute of Standard and Technology (NIST) of the USA Govt. The simulation results show that the design is working as per desired functionalities in different modes of operation of the ASIC. The current research is compared with those of other researchers, and it shows that it is unique in terms of BIST implementation into the ASIC chip. Public Library of Science 2021-11-16 /pmc/articles/PMC8594793/ /pubmed/34784393 http://dx.doi.org/10.1371/journal.pone.0259956 Text en © 2021 Ali et al https://creativecommons.org/licenses/by/4.0/This is an open access article distributed under the terms of the Creative Commons Attribution License (https://creativecommons.org/licenses/by/4.0/) , which permits unrestricted use, distribution, and reproduction in any medium, provided the original author and source are credited. |
spellingShingle | Research Article Ali, Md. Liakot Rahman, Md. Shazzatur Hossain, Fakir Sharif Design of a BIST implemented AES crypto-processor ASIC |
title | Design of a BIST implemented AES crypto-processor ASIC |
title_full | Design of a BIST implemented AES crypto-processor ASIC |
title_fullStr | Design of a BIST implemented AES crypto-processor ASIC |
title_full_unstemmed | Design of a BIST implemented AES crypto-processor ASIC |
title_short | Design of a BIST implemented AES crypto-processor ASIC |
title_sort | design of a bist implemented aes crypto-processor asic |
topic | Research Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC8594793/ https://www.ncbi.nlm.nih.gov/pubmed/34784393 http://dx.doi.org/10.1371/journal.pone.0259956 |
work_keys_str_mv | AT alimdliakot designofabistimplementedaescryptoprocessorasic AT rahmanmdshazzatur designofabistimplementedaescryptoprocessorasic AT hossainfakirsharif designofabistimplementedaescryptoprocessorasic |