Cargando…
Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors
Multi-valued logic (MVL) circuits based on heterojunction transistor (HTR) have emerged as an effective strategy for high-density information processing without increasing the circuit complexity. Herein, an organic ternary logic inverter (T-inverter) is demonstrated, where a nonvolatile floating-gat...
Autores principales: | , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
Nature Publishing Group UK
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9051064/ https://www.ncbi.nlm.nih.gov/pubmed/35484111 http://dx.doi.org/10.1038/s41467-022-29756-w |
_version_ | 1784696481113964544 |
---|---|
author | Choi, Junhwan Lee, Changhyeon Lee, Chungryeol Park, Hongkeun Lee, Seung Min Kim, Chang-Hyun Yoo, Hocheon Im, Sung Gap |
author_facet | Choi, Junhwan Lee, Changhyeon Lee, Chungryeol Park, Hongkeun Lee, Seung Min Kim, Chang-Hyun Yoo, Hocheon Im, Sung Gap |
author_sort | Choi, Junhwan |
collection | PubMed |
description | Multi-valued logic (MVL) circuits based on heterojunction transistor (HTR) have emerged as an effective strategy for high-density information processing without increasing the circuit complexity. Herein, an organic ternary logic inverter (T-inverter) is demonstrated, where a nonvolatile floating-gate flash memory is employed to control the channel conductance systematically, thus realizing the stabilized T-inverter operation. The 3-dimensional (3D) T-inverter is fabricated in a vertically stacked form based on all-dry processes, which enables the high-density integration with high device uniformity. In the flash memory, ultrathin polymer dielectrics are utilized to reduce the programming/erasing voltage as well as operating voltage. With the optimum programming state, the 3D T-inverter fulfills all the important requirements such as full-swing operation, optimum intermediate logic value (~V(DD)/2), high DC gain exceeding 20 V/V as well as low-voltage operation (< 5 V). The organic flash memory exhibits long retention characteristics (current change less than 10% after 10(4 )s), leading to the long-term stability of the 3D T-inverter. We believe the 3D T-inverter employing flash memory developed in this study can provide a useful insight to achieve high-performance MVL circuits. |
format | Online Article Text |
id | pubmed-9051064 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | Nature Publishing Group UK |
record_format | MEDLINE/PubMed |
spelling | pubmed-90510642022-04-30 Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors Choi, Junhwan Lee, Changhyeon Lee, Chungryeol Park, Hongkeun Lee, Seung Min Kim, Chang-Hyun Yoo, Hocheon Im, Sung Gap Nat Commun Article Multi-valued logic (MVL) circuits based on heterojunction transistor (HTR) have emerged as an effective strategy for high-density information processing without increasing the circuit complexity. Herein, an organic ternary logic inverter (T-inverter) is demonstrated, where a nonvolatile floating-gate flash memory is employed to control the channel conductance systematically, thus realizing the stabilized T-inverter operation. The 3-dimensional (3D) T-inverter is fabricated in a vertically stacked form based on all-dry processes, which enables the high-density integration with high device uniformity. In the flash memory, ultrathin polymer dielectrics are utilized to reduce the programming/erasing voltage as well as operating voltage. With the optimum programming state, the 3D T-inverter fulfills all the important requirements such as full-swing operation, optimum intermediate logic value (~V(DD)/2), high DC gain exceeding 20 V/V as well as low-voltage operation (< 5 V). The organic flash memory exhibits long retention characteristics (current change less than 10% after 10(4 )s), leading to the long-term stability of the 3D T-inverter. We believe the 3D T-inverter employing flash memory developed in this study can provide a useful insight to achieve high-performance MVL circuits. Nature Publishing Group UK 2022-04-28 /pmc/articles/PMC9051064/ /pubmed/35484111 http://dx.doi.org/10.1038/s41467-022-29756-w Text en © The Author(s) 2022 https://creativecommons.org/licenses/by/4.0/Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article’s Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article’s Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons.org/licenses/by/4.0/ (https://creativecommons.org/licenses/by/4.0/) . |
spellingShingle | Article Choi, Junhwan Lee, Changhyeon Lee, Chungryeol Park, Hongkeun Lee, Seung Min Kim, Chang-Hyun Yoo, Hocheon Im, Sung Gap Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors |
title | Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors |
title_full | Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors |
title_fullStr | Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors |
title_full_unstemmed | Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors |
title_short | Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors |
title_sort | vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9051064/ https://www.ncbi.nlm.nih.gov/pubmed/35484111 http://dx.doi.org/10.1038/s41467-022-29756-w |
work_keys_str_mv | AT choijunhwan verticallystackedlowvoltageorganicternarylogiccircuitsincludingnonvolatilefloatinggatememorytransistors AT leechanghyeon verticallystackedlowvoltageorganicternarylogiccircuitsincludingnonvolatilefloatinggatememorytransistors AT leechungryeol verticallystackedlowvoltageorganicternarylogiccircuitsincludingnonvolatilefloatinggatememorytransistors AT parkhongkeun verticallystackedlowvoltageorganicternarylogiccircuitsincludingnonvolatilefloatinggatememorytransistors AT leeseungmin verticallystackedlowvoltageorganicternarylogiccircuitsincludingnonvolatilefloatinggatememorytransistors AT kimchanghyun verticallystackedlowvoltageorganicternarylogiccircuitsincludingnonvolatilefloatinggatememorytransistors AT yoohocheon verticallystackedlowvoltageorganicternarylogiccircuitsincludingnonvolatilefloatinggatememorytransistors AT imsunggap verticallystackedlowvoltageorganicternarylogiccircuitsincludingnonvolatilefloatinggatememorytransistors |