Cargando…

Dielectric Walls/Layers Modulated 3D Periodically Structured SERS Chips: Design, Batch Fabrication, and Applications

As an indispensable constituent of plasmonic materials/dielectrics for surface enhanced Raman scattering (SERS) effects, dielectrics play a key role in excitation and transmission of surface plasmons which however remain more elusive relative to plasmonic materials. Herein, different roles of vertic...

Descripción completa

Detalles Bibliográficos
Autores principales: Tian, Yi, Hu, Haifeng, Chen, Peipei, Dong, Fengliang, Huang, Hui, Xu, Lihua, Yan, Lanqin, Song, Zhiwei, Xu, Taoran, Chu, Weiguo
Formato: Online Artículo Texto
Lenguaje:English
Publicado: John Wiley and Sons Inc. 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9130881/
https://www.ncbi.nlm.nih.gov/pubmed/35322577
http://dx.doi.org/10.1002/advs.202200647
_version_ 1784713068219990016
author Tian, Yi
Hu, Haifeng
Chen, Peipei
Dong, Fengliang
Huang, Hui
Xu, Lihua
Yan, Lanqin
Song, Zhiwei
Xu, Taoran
Chu, Weiguo
author_facet Tian, Yi
Hu, Haifeng
Chen, Peipei
Dong, Fengliang
Huang, Hui
Xu, Lihua
Yan, Lanqin
Song, Zhiwei
Xu, Taoran
Chu, Weiguo
author_sort Tian, Yi
collection PubMed
description As an indispensable constituent of plasmonic materials/dielectrics for surface enhanced Raman scattering (SERS) effects, dielectrics play a key role in excitation and transmission of surface plasmons which however remain more elusive relative to plasmonic materials. Herein, different roles of vertical dielectric walls, and horizontal and vertical dielectric layers in SERS via 3D periodic plasmonic materials/dielectrics structures are studied. Surface plasmon polariton (SPP) interferences can be maximized within dielectric walls besieged by plasmonic layers at the wall thicknesses of integral multiple half‐SPP(plasmonic material‐dielectric)‐wavelength which effectively excites localized surface plasmon resonance to improve SERS effects by one order of magnitude compared to roughness and/or nanogaps only. The introduction of extra Au nanoparticles on thin dielectric layers can further enhance SERS effects only slightly. Thus, the designed Au/SiO(2) based SERS chips show an enhancement factor of 8.9 × 10(10), 265 times higher relative to the chips with far thinner SiO(2) walls. As many as 1200 chips are batch fabricated for a 4 in wafer using cost‐effective nanoimprint lithography which can detect trace Hg ions as low as 1 ppt. This study demonstrates a complete generalized platform from design to low‐cost batch‐fabrication to applications for novel high performance SERS chips of any plasmonic materials/dielectrics.
format Online
Article
Text
id pubmed-9130881
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher John Wiley and Sons Inc.
record_format MEDLINE/PubMed
spelling pubmed-91308812022-05-26 Dielectric Walls/Layers Modulated 3D Periodically Structured SERS Chips: Design, Batch Fabrication, and Applications Tian, Yi Hu, Haifeng Chen, Peipei Dong, Fengliang Huang, Hui Xu, Lihua Yan, Lanqin Song, Zhiwei Xu, Taoran Chu, Weiguo Adv Sci (Weinh) Research Articles As an indispensable constituent of plasmonic materials/dielectrics for surface enhanced Raman scattering (SERS) effects, dielectrics play a key role in excitation and transmission of surface plasmons which however remain more elusive relative to plasmonic materials. Herein, different roles of vertical dielectric walls, and horizontal and vertical dielectric layers in SERS via 3D periodic plasmonic materials/dielectrics structures are studied. Surface plasmon polariton (SPP) interferences can be maximized within dielectric walls besieged by plasmonic layers at the wall thicknesses of integral multiple half‐SPP(plasmonic material‐dielectric)‐wavelength which effectively excites localized surface plasmon resonance to improve SERS effects by one order of magnitude compared to roughness and/or nanogaps only. The introduction of extra Au nanoparticles on thin dielectric layers can further enhance SERS effects only slightly. Thus, the designed Au/SiO(2) based SERS chips show an enhancement factor of 8.9 × 10(10), 265 times higher relative to the chips with far thinner SiO(2) walls. As many as 1200 chips are batch fabricated for a 4 in wafer using cost‐effective nanoimprint lithography which can detect trace Hg ions as low as 1 ppt. This study demonstrates a complete generalized platform from design to low‐cost batch‐fabrication to applications for novel high performance SERS chips of any plasmonic materials/dielectrics. John Wiley and Sons Inc. 2022-03-24 /pmc/articles/PMC9130881/ /pubmed/35322577 http://dx.doi.org/10.1002/advs.202200647 Text en © 2022 The Authors. Advanced Science published by Wiley‐VCH GmbH https://creativecommons.org/licenses/by/4.0/This is an open access article under the terms of the http://creativecommons.org/licenses/by/4.0/ (https://creativecommons.org/licenses/by/4.0/) License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.
spellingShingle Research Articles
Tian, Yi
Hu, Haifeng
Chen, Peipei
Dong, Fengliang
Huang, Hui
Xu, Lihua
Yan, Lanqin
Song, Zhiwei
Xu, Taoran
Chu, Weiguo
Dielectric Walls/Layers Modulated 3D Periodically Structured SERS Chips: Design, Batch Fabrication, and Applications
title Dielectric Walls/Layers Modulated 3D Periodically Structured SERS Chips: Design, Batch Fabrication, and Applications
title_full Dielectric Walls/Layers Modulated 3D Periodically Structured SERS Chips: Design, Batch Fabrication, and Applications
title_fullStr Dielectric Walls/Layers Modulated 3D Periodically Structured SERS Chips: Design, Batch Fabrication, and Applications
title_full_unstemmed Dielectric Walls/Layers Modulated 3D Periodically Structured SERS Chips: Design, Batch Fabrication, and Applications
title_short Dielectric Walls/Layers Modulated 3D Periodically Structured SERS Chips: Design, Batch Fabrication, and Applications
title_sort dielectric walls/layers modulated 3d periodically structured sers chips: design, batch fabrication, and applications
topic Research Articles
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9130881/
https://www.ncbi.nlm.nih.gov/pubmed/35322577
http://dx.doi.org/10.1002/advs.202200647
work_keys_str_mv AT tianyi dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT huhaifeng dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT chenpeipei dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT dongfengliang dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT huanghui dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT xulihua dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT yanlanqin dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT songzhiwei dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT xutaoran dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications
AT chuweiguo dielectricwallslayersmodulated3dperiodicallystructuredserschipsdesignbatchfabricationandapplications