Cargando…
A 78.8–84 GHz Phase Locked Loop Synthesizer for a W-Band Frequency-Hopping FMCW Radar Transceiver in 65 nm CMOS
A W-band integer-N phase-locked loop (PLL) for a frequency hopping frequency modulation continuous wave (FMCW) radar is implemented in 65-nm CMOS technology. The cross-coupled voltage-controlled oscillator (VCO) was designed based on a systematic analysis of the VCO combined with its push-pull buffe...
Autores principales: | , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9147891/ https://www.ncbi.nlm.nih.gov/pubmed/35632033 http://dx.doi.org/10.3390/s22103626 |
_version_ | 1784716918750445568 |
---|---|
author | Trinh, Van-Son Nam, Hyohyun Song, Jeong-Moon Park, Jung-Dong |
author_facet | Trinh, Van-Son Nam, Hyohyun Song, Jeong-Moon Park, Jung-Dong |
author_sort | Trinh, Van-Son |
collection | PubMed |
description | A W-band integer-N phase-locked loop (PLL) for a frequency hopping frequency modulation continuous wave (FMCW) radar is implemented in 65-nm CMOS technology. The cross-coupled voltage-controlled oscillator (VCO) was designed based on a systematic analysis of the VCO combined with its push-pull buffer to achieve high efficiency and high output power. To provide a frequency hopping functionality without any overhead in the implementation, the center frequency of the VCO is steeply controlled by the gate voltage of the buffer, which effectively modifies the susceptance of the VCO load. A stand-alone VCO with the proposed architecture is fabricated, and it achieves an output power of 13.5 dBm, a peak power efficiency of 9.6%, and a tuning range of 3.5%. The phase noise performance of the VCO is −92.6 dBc/Hz at 1-MHz and −106.1 dBc/Hz at 10 MHz offset. Consisting of a third-order loop filter and a divider chain with a total modulus of 48, the locking range of the implemented PLL with the cross-coupled VCO is recorded from 78.84 GHz to 84 GHz, and its phase noise is −85.2 dBc/Hz at 1-MHz offset. |
format | Online Article Text |
id | pubmed-9147891 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-91478912022-05-29 A 78.8–84 GHz Phase Locked Loop Synthesizer for a W-Band Frequency-Hopping FMCW Radar Transceiver in 65 nm CMOS Trinh, Van-Son Nam, Hyohyun Song, Jeong-Moon Park, Jung-Dong Sensors (Basel) Article A W-band integer-N phase-locked loop (PLL) for a frequency hopping frequency modulation continuous wave (FMCW) radar is implemented in 65-nm CMOS technology. The cross-coupled voltage-controlled oscillator (VCO) was designed based on a systematic analysis of the VCO combined with its push-pull buffer to achieve high efficiency and high output power. To provide a frequency hopping functionality without any overhead in the implementation, the center frequency of the VCO is steeply controlled by the gate voltage of the buffer, which effectively modifies the susceptance of the VCO load. A stand-alone VCO with the proposed architecture is fabricated, and it achieves an output power of 13.5 dBm, a peak power efficiency of 9.6%, and a tuning range of 3.5%. The phase noise performance of the VCO is −92.6 dBc/Hz at 1-MHz and −106.1 dBc/Hz at 10 MHz offset. Consisting of a third-order loop filter and a divider chain with a total modulus of 48, the locking range of the implemented PLL with the cross-coupled VCO is recorded from 78.84 GHz to 84 GHz, and its phase noise is −85.2 dBc/Hz at 1-MHz offset. MDPI 2022-05-10 /pmc/articles/PMC9147891/ /pubmed/35632033 http://dx.doi.org/10.3390/s22103626 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Trinh, Van-Son Nam, Hyohyun Song, Jeong-Moon Park, Jung-Dong A 78.8–84 GHz Phase Locked Loop Synthesizer for a W-Band Frequency-Hopping FMCW Radar Transceiver in 65 nm CMOS |
title | A 78.8–84 GHz Phase Locked Loop Synthesizer for a W-Band Frequency-Hopping FMCW Radar Transceiver in 65 nm CMOS |
title_full | A 78.8–84 GHz Phase Locked Loop Synthesizer for a W-Band Frequency-Hopping FMCW Radar Transceiver in 65 nm CMOS |
title_fullStr | A 78.8–84 GHz Phase Locked Loop Synthesizer for a W-Band Frequency-Hopping FMCW Radar Transceiver in 65 nm CMOS |
title_full_unstemmed | A 78.8–84 GHz Phase Locked Loop Synthesizer for a W-Band Frequency-Hopping FMCW Radar Transceiver in 65 nm CMOS |
title_short | A 78.8–84 GHz Phase Locked Loop Synthesizer for a W-Band Frequency-Hopping FMCW Radar Transceiver in 65 nm CMOS |
title_sort | 78.8–84 ghz phase locked loop synthesizer for a w-band frequency-hopping fmcw radar transceiver in 65 nm cmos |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9147891/ https://www.ncbi.nlm.nih.gov/pubmed/35632033 http://dx.doi.org/10.3390/s22103626 |
work_keys_str_mv | AT trinhvanson a78884ghzphaselockedloopsynthesizerforawbandfrequencyhoppingfmcwradartransceiverin65nmcmos AT namhyohyun a78884ghzphaselockedloopsynthesizerforawbandfrequencyhoppingfmcwradartransceiverin65nmcmos AT songjeongmoon a78884ghzphaselockedloopsynthesizerforawbandfrequencyhoppingfmcwradartransceiverin65nmcmos AT parkjungdong a78884ghzphaselockedloopsynthesizerforawbandfrequencyhoppingfmcwradartransceiverin65nmcmos AT trinhvanson 78884ghzphaselockedloopsynthesizerforawbandfrequencyhoppingfmcwradartransceiverin65nmcmos AT namhyohyun 78884ghzphaselockedloopsynthesizerforawbandfrequencyhoppingfmcwradartransceiverin65nmcmos AT songjeongmoon 78884ghzphaselockedloopsynthesizerforawbandfrequencyhoppingfmcwradartransceiverin65nmcmos AT parkjungdong 78884ghzphaselockedloopsynthesizerforawbandfrequencyhoppingfmcwradartransceiverin65nmcmos |