Cargando…

Selectively biased tri-terminal vertically-integrated memristor configuration

Memristors, when utilized as electronic components in circuits, can offer opportunities for the implementation of novel reconfigurable electronics. While they have been used in large arrays, studies in ensembles of devices are comparatively limited. Here we propose a vertically stacked memristor con...

Descripción completa

Detalles Bibliográficos
Autores principales: Manouras, Vasileios, Stathopoulos, Spyros, Serb, Alex, Prodromakis, Themis
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Nature Publishing Group UK 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9213395/
https://www.ncbi.nlm.nih.gov/pubmed/35729336
http://dx.doi.org/10.1038/s41598-022-14462-w
_version_ 1784730833747181568
author Manouras, Vasileios
Stathopoulos, Spyros
Serb, Alex
Prodromakis, Themis
author_facet Manouras, Vasileios
Stathopoulos, Spyros
Serb, Alex
Prodromakis, Themis
author_sort Manouras, Vasileios
collection PubMed
description Memristors, when utilized as electronic components in circuits, can offer opportunities for the implementation of novel reconfigurable electronics. While they have been used in large arrays, studies in ensembles of devices are comparatively limited. Here we propose a vertically stacked memristor configuration with a shared middle electrode. We study the compound resistive states presented by the combined in-series devices and we alter them either by controlling each device separately, or by altering the full configuration, which depends on selective usage of the middle floating electrode. The shared middle electrode enables a rare look into the combined system, which is not normally available in vertically stacked devices. In the course of this study, it was found that separate switching of individual devices carries over its effects to the Complete device (albeit non-linearly), enabling increased resistive state range, which leads to a larger number of distinguishable states (above SNR variance limits) and hence enhanced device memory. Additionally, by applying a switching stimulus to the external electrodes it is possible to switch both devices simultaneously, making the entire configuration a voltage divider with individual memristive components. Through usage of this type of configuration and by taking advantage of the voltage division, it is possible to surge-protect fragile devices, while it was also found that simultaneous reset of stacked devices is possible, significantly reducing the required reset time in larger arrays.
format Online
Article
Text
id pubmed-9213395
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher Nature Publishing Group UK
record_format MEDLINE/PubMed
spelling pubmed-92133952022-06-23 Selectively biased tri-terminal vertically-integrated memristor configuration Manouras, Vasileios Stathopoulos, Spyros Serb, Alex Prodromakis, Themis Sci Rep Article Memristors, when utilized as electronic components in circuits, can offer opportunities for the implementation of novel reconfigurable electronics. While they have been used in large arrays, studies in ensembles of devices are comparatively limited. Here we propose a vertically stacked memristor configuration with a shared middle electrode. We study the compound resistive states presented by the combined in-series devices and we alter them either by controlling each device separately, or by altering the full configuration, which depends on selective usage of the middle floating electrode. The shared middle electrode enables a rare look into the combined system, which is not normally available in vertically stacked devices. In the course of this study, it was found that separate switching of individual devices carries over its effects to the Complete device (albeit non-linearly), enabling increased resistive state range, which leads to a larger number of distinguishable states (above SNR variance limits) and hence enhanced device memory. Additionally, by applying a switching stimulus to the external electrodes it is possible to switch both devices simultaneously, making the entire configuration a voltage divider with individual memristive components. Through usage of this type of configuration and by taking advantage of the voltage division, it is possible to surge-protect fragile devices, while it was also found that simultaneous reset of stacked devices is possible, significantly reducing the required reset time in larger arrays. Nature Publishing Group UK 2022-06-21 /pmc/articles/PMC9213395/ /pubmed/35729336 http://dx.doi.org/10.1038/s41598-022-14462-w Text en © The Author(s) 2022 https://creativecommons.org/licenses/by/4.0/Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons licence, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons licence, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons licence and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this licence, visit http://creativecommons.org/licenses/by/4.0/ (https://creativecommons.org/licenses/by/4.0/) .
spellingShingle Article
Manouras, Vasileios
Stathopoulos, Spyros
Serb, Alex
Prodromakis, Themis
Selectively biased tri-terminal vertically-integrated memristor configuration
title Selectively biased tri-terminal vertically-integrated memristor configuration
title_full Selectively biased tri-terminal vertically-integrated memristor configuration
title_fullStr Selectively biased tri-terminal vertically-integrated memristor configuration
title_full_unstemmed Selectively biased tri-terminal vertically-integrated memristor configuration
title_short Selectively biased tri-terminal vertically-integrated memristor configuration
title_sort selectively biased tri-terminal vertically-integrated memristor configuration
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9213395/
https://www.ncbi.nlm.nih.gov/pubmed/35729336
http://dx.doi.org/10.1038/s41598-022-14462-w
work_keys_str_mv AT manourasvasileios selectivelybiasedtriterminalverticallyintegratedmemristorconfiguration
AT stathopoulosspyros selectivelybiasedtriterminalverticallyintegratedmemristorconfiguration
AT serbalex selectivelybiasedtriterminalverticallyintegratedmemristorconfiguration
AT prodromakisthemis selectivelybiasedtriterminalverticallyintegratedmemristorconfiguration