Cargando…

Logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors

In this study, we propose an inverter consisting of reconfigurable double-gated (DG) feedback field-effect transistors (FBFETs) and examine its logic and memory operations through a mixed-mode technology computer-aided design simulation. The DG FBFETs can be reconfigured to n- or p-channel modes, an...

Descripción completa

Detalles Bibliográficos
Autores principales: Jeon, Juhee, Woo, Sola, Cho, Kyoungah, Kim, Sangsig
Formato: Online Artículo Texto
Lenguaje:English
Publicado: Nature Publishing Group UK 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9307848/
https://www.ncbi.nlm.nih.gov/pubmed/35869240
http://dx.doi.org/10.1038/s41598-022-16796-x
_version_ 1784752852625784832
author Jeon, Juhee
Woo, Sola
Cho, Kyoungah
Kim, Sangsig
author_facet Jeon, Juhee
Woo, Sola
Cho, Kyoungah
Kim, Sangsig
author_sort Jeon, Juhee
collection PubMed
description In this study, we propose an inverter consisting of reconfigurable double-gated (DG) feedback field-effect transistors (FBFETs) and examine its logic and memory operations through a mixed-mode technology computer-aided design simulation. The DG FBFETs can be reconfigured to n- or p-channel modes, and these modes exhibit an on/off current ratio of ~ 10(12) and a subthreshold swing (SS) of ~ 0.4 mV/dec. Our study suggests the solution to the output voltage loss, a common problem in FBFET-based inverters; the proposed inverter exhibits the same output logic voltage as the supply voltage in gigahertz frequencies by applying a reset operation between the logic operations. The inverter retains the output logic ‘1’ and ‘0’ states for ~ 21 s without the supply voltage. The proposed inverter demonstrates the promising potential for logic-in-memory application.
format Online
Article
Text
id pubmed-9307848
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher Nature Publishing Group UK
record_format MEDLINE/PubMed
spelling pubmed-93078482022-07-24 Logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors Jeon, Juhee Woo, Sola Cho, Kyoungah Kim, Sangsig Sci Rep Article In this study, we propose an inverter consisting of reconfigurable double-gated (DG) feedback field-effect transistors (FBFETs) and examine its logic and memory operations through a mixed-mode technology computer-aided design simulation. The DG FBFETs can be reconfigured to n- or p-channel modes, and these modes exhibit an on/off current ratio of ~ 10(12) and a subthreshold swing (SS) of ~ 0.4 mV/dec. Our study suggests the solution to the output voltage loss, a common problem in FBFET-based inverters; the proposed inverter exhibits the same output logic voltage as the supply voltage in gigahertz frequencies by applying a reset operation between the logic operations. The inverter retains the output logic ‘1’ and ‘0’ states for ~ 21 s without the supply voltage. The proposed inverter demonstrates the promising potential for logic-in-memory application. Nature Publishing Group UK 2022-07-22 /pmc/articles/PMC9307848/ /pubmed/35869240 http://dx.doi.org/10.1038/s41598-022-16796-x Text en © The Author(s) 2022 https://creativecommons.org/licenses/by/4.0/Open Access This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons licence, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons licence, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons licence and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this licence, visit http://creativecommons.org/licenses/by/4.0/ (https://creativecommons.org/licenses/by/4.0/) .
spellingShingle Article
Jeon, Juhee
Woo, Sola
Cho, Kyoungah
Kim, Sangsig
Logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors
title Logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors
title_full Logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors
title_fullStr Logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors
title_full_unstemmed Logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors
title_short Logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors
title_sort logic and memory functions of an inverter comprising reconfigurable double gated feedback field effect transistors
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9307848/
https://www.ncbi.nlm.nih.gov/pubmed/35869240
http://dx.doi.org/10.1038/s41598-022-16796-x
work_keys_str_mv AT jeonjuhee logicandmemoryfunctionsofaninvertercomprisingreconfigurabledoublegatedfeedbackfieldeffecttransistors
AT woosola logicandmemoryfunctionsofaninvertercomprisingreconfigurabledoublegatedfeedbackfieldeffecttransistors
AT chokyoungah logicandmemoryfunctionsofaninvertercomprisingreconfigurabledoublegatedfeedbackfieldeffecttransistors
AT kimsangsig logicandmemoryfunctionsofaninvertercomprisingreconfigurabledoublegatedfeedbackfieldeffecttransistors