Cargando…
3D NAND Flash Memory Based on Double-Layer NC-Si Floating Gate with High Density of Multilevel Storage
As a strong candidate for computing in memory, 3D NAND flash memory has attracted great attention due to the high computing efficiency, which outperforms the conventional von-Neumann architecture. To ensure 3D NAND flash memory is truly integrated in the computing in a memory chip, a new candidate w...
Autores principales: | , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9318664/ https://www.ncbi.nlm.nih.gov/pubmed/35889681 http://dx.doi.org/10.3390/nano12142459 |
_version_ | 1784755348878393344 |
---|---|
author | Yu, Xinyue Ma, Zhongyuan Shen, Zixiao Li, Wei Chen, Kunji Xu, Jun Xu, Ling |
author_facet | Yu, Xinyue Ma, Zhongyuan Shen, Zixiao Li, Wei Chen, Kunji Xu, Jun Xu, Ling |
author_sort | Yu, Xinyue |
collection | PubMed |
description | As a strong candidate for computing in memory, 3D NAND flash memory has attracted great attention due to the high computing efficiency, which outperforms the conventional von-Neumann architecture. To ensure 3D NAND flash memory is truly integrated in the computing in a memory chip, a new candidate with high density and a large on/off current ratio is now urgently needed. Here, we first report that 3D NAND flash memory with a high density of multilevel storage can be realized in a double-layered Si quantum dot floating-gate MOS structure. The largest capacitance–voltage (C-V) memory window of 6.6 V is twice as much as that of the device with single-layer nc-Si quantum dots. Furthermore, the stable memory window of 5.5 V can be kept after the retention time of 10(5) s. The obvious conductance–voltage (G-V) peaks related to the charging process can be observed, which further confirms that the multilevel storage can be realized in double-layer Si quantum dots. Moreover, the on/off ratio of 3D NAND flash memory with a nc-Si floating gate can reach 10(4), displaying the characteristic of a depletion working mode of an N-type channel. The memory window of 3 V can be maintained after 10(5) P/E cycles. The programming and erasing speed can arrive at 100 µs under the bias of +7 V and −7 V. Our introduction of double-layer Si quantum dots in 3D NAND float gating memory supplies a new way to the realization of computing in memory. |
format | Online Article Text |
id | pubmed-9318664 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-93186642022-07-27 3D NAND Flash Memory Based on Double-Layer NC-Si Floating Gate with High Density of Multilevel Storage Yu, Xinyue Ma, Zhongyuan Shen, Zixiao Li, Wei Chen, Kunji Xu, Jun Xu, Ling Nanomaterials (Basel) Article As a strong candidate for computing in memory, 3D NAND flash memory has attracted great attention due to the high computing efficiency, which outperforms the conventional von-Neumann architecture. To ensure 3D NAND flash memory is truly integrated in the computing in a memory chip, a new candidate with high density and a large on/off current ratio is now urgently needed. Here, we first report that 3D NAND flash memory with a high density of multilevel storage can be realized in a double-layered Si quantum dot floating-gate MOS structure. The largest capacitance–voltage (C-V) memory window of 6.6 V is twice as much as that of the device with single-layer nc-Si quantum dots. Furthermore, the stable memory window of 5.5 V can be kept after the retention time of 10(5) s. The obvious conductance–voltage (G-V) peaks related to the charging process can be observed, which further confirms that the multilevel storage can be realized in double-layer Si quantum dots. Moreover, the on/off ratio of 3D NAND flash memory with a nc-Si floating gate can reach 10(4), displaying the characteristic of a depletion working mode of an N-type channel. The memory window of 3 V can be maintained after 10(5) P/E cycles. The programming and erasing speed can arrive at 100 µs under the bias of +7 V and −7 V. Our introduction of double-layer Si quantum dots in 3D NAND float gating memory supplies a new way to the realization of computing in memory. MDPI 2022-07-18 /pmc/articles/PMC9318664/ /pubmed/35889681 http://dx.doi.org/10.3390/nano12142459 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Yu, Xinyue Ma, Zhongyuan Shen, Zixiao Li, Wei Chen, Kunji Xu, Jun Xu, Ling 3D NAND Flash Memory Based on Double-Layer NC-Si Floating Gate with High Density of Multilevel Storage |
title | 3D NAND Flash Memory Based on Double-Layer NC-Si Floating Gate with High Density of Multilevel Storage |
title_full | 3D NAND Flash Memory Based on Double-Layer NC-Si Floating Gate with High Density of Multilevel Storage |
title_fullStr | 3D NAND Flash Memory Based on Double-Layer NC-Si Floating Gate with High Density of Multilevel Storage |
title_full_unstemmed | 3D NAND Flash Memory Based on Double-Layer NC-Si Floating Gate with High Density of Multilevel Storage |
title_short | 3D NAND Flash Memory Based on Double-Layer NC-Si Floating Gate with High Density of Multilevel Storage |
title_sort | 3d nand flash memory based on double-layer nc-si floating gate with high density of multilevel storage |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9318664/ https://www.ncbi.nlm.nih.gov/pubmed/35889681 http://dx.doi.org/10.3390/nano12142459 |
work_keys_str_mv | AT yuxinyue 3dnandflashmemorybasedondoublelayerncsifloatinggatewithhighdensityofmultilevelstorage AT mazhongyuan 3dnandflashmemorybasedondoublelayerncsifloatinggatewithhighdensityofmultilevelstorage AT shenzixiao 3dnandflashmemorybasedondoublelayerncsifloatinggatewithhighdensityofmultilevelstorage AT liwei 3dnandflashmemorybasedondoublelayerncsifloatinggatewithhighdensityofmultilevelstorage AT chenkunji 3dnandflashmemorybasedondoublelayerncsifloatinggatewithhighdensityofmultilevelstorage AT xujun 3dnandflashmemorybasedondoublelayerncsifloatinggatewithhighdensityofmultilevelstorage AT xuling 3dnandflashmemorybasedondoublelayerncsifloatinggatewithhighdensityofmultilevelstorage |