Cargando…
Selective Overview of 3D Heterogeneity in CMOS
As the demands for improved performance of integrated circuit (IC) chips continue to increase, while technology scaling driven by Moore’s law is becoming extremely challenging, if not impractical or impossible, heterogeneous integration (HI) emerges as an attractive pathway to further enhance perfor...
Autores principales: | , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9322364/ https://www.ncbi.nlm.nih.gov/pubmed/35889564 http://dx.doi.org/10.3390/nano12142340 |
_version_ | 1784756285029220352 |
---|---|
author | Li, Cheng Pan, Zijin Li, Xunyu Hao, Weiquan Miao, Runyu Wang, Albert |
author_facet | Li, Cheng Pan, Zijin Li, Xunyu Hao, Weiquan Miao, Runyu Wang, Albert |
author_sort | Li, Cheng |
collection | PubMed |
description | As the demands for improved performance of integrated circuit (IC) chips continue to increase, while technology scaling driven by Moore’s law is becoming extremely challenging, if not impractical or impossible, heterogeneous integration (HI) emerges as an attractive pathway to further enhance performance of Si-based complementary metal-oxide-semiconductor (CMOS) chips. The underlying basis for using HI technologies and structures is that IC performance goes well beyond classic logic functions; rather, functionalities and complexity of smart chips span across the full information chain, including signal sensing, conditioning, processing, storage, computing, communication, control, and actuation, which are required to facilitate comprehensive human–world interactions. Therefore, HI technologies can bring in more function diversifications to make system chips smarter within acceptable design constraints, including costs. Over the past two decades or so, a large number of HI technologies have been explored to increase heterogeneities in materials, technologies, devices, circuits, and system architectures, making it practically impossible to provide one single comprehensive review of everything in the field in one paper. This article chooses to offer a topical overview of selected HI structures that have been validated in CMOS platforms, including a stacked-via vertical magnetic-cored inductor structure in CMOSs, a metal wall structure in the back end of line (BEOL) of CMOSs to suppress global flying noises, an above-IC graphene nano-electromechanical system (NEMS) switch and nano-crossbar array electrostatic discharge (ESD) protection structure, and graphene ESD interconnects. |
format | Online Article Text |
id | pubmed-9322364 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-93223642022-07-27 Selective Overview of 3D Heterogeneity in CMOS Li, Cheng Pan, Zijin Li, Xunyu Hao, Weiquan Miao, Runyu Wang, Albert Nanomaterials (Basel) Review As the demands for improved performance of integrated circuit (IC) chips continue to increase, while technology scaling driven by Moore’s law is becoming extremely challenging, if not impractical or impossible, heterogeneous integration (HI) emerges as an attractive pathway to further enhance performance of Si-based complementary metal-oxide-semiconductor (CMOS) chips. The underlying basis for using HI technologies and structures is that IC performance goes well beyond classic logic functions; rather, functionalities and complexity of smart chips span across the full information chain, including signal sensing, conditioning, processing, storage, computing, communication, control, and actuation, which are required to facilitate comprehensive human–world interactions. Therefore, HI technologies can bring in more function diversifications to make system chips smarter within acceptable design constraints, including costs. Over the past two decades or so, a large number of HI technologies have been explored to increase heterogeneities in materials, technologies, devices, circuits, and system architectures, making it practically impossible to provide one single comprehensive review of everything in the field in one paper. This article chooses to offer a topical overview of selected HI structures that have been validated in CMOS platforms, including a stacked-via vertical magnetic-cored inductor structure in CMOSs, a metal wall structure in the back end of line (BEOL) of CMOSs to suppress global flying noises, an above-IC graphene nano-electromechanical system (NEMS) switch and nano-crossbar array electrostatic discharge (ESD) protection structure, and graphene ESD interconnects. MDPI 2022-07-08 /pmc/articles/PMC9322364/ /pubmed/35889564 http://dx.doi.org/10.3390/nano12142340 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Review Li, Cheng Pan, Zijin Li, Xunyu Hao, Weiquan Miao, Runyu Wang, Albert Selective Overview of 3D Heterogeneity in CMOS |
title | Selective Overview of 3D Heterogeneity in CMOS |
title_full | Selective Overview of 3D Heterogeneity in CMOS |
title_fullStr | Selective Overview of 3D Heterogeneity in CMOS |
title_full_unstemmed | Selective Overview of 3D Heterogeneity in CMOS |
title_short | Selective Overview of 3D Heterogeneity in CMOS |
title_sort | selective overview of 3d heterogeneity in cmos |
topic | Review |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9322364/ https://www.ncbi.nlm.nih.gov/pubmed/35889564 http://dx.doi.org/10.3390/nano12142340 |
work_keys_str_mv | AT licheng selectiveoverviewof3dheterogeneityincmos AT panzijin selectiveoverviewof3dheterogeneityincmos AT lixunyu selectiveoverviewof3dheterogeneityincmos AT haoweiquan selectiveoverviewof3dheterogeneityincmos AT miaorunyu selectiveoverviewof3dheterogeneityincmos AT wangalbert selectiveoverviewof3dheterogeneityincmos |