Cargando…

SRAM Cell Design Challenges in Modern Deep Sub-Micron Technologies: An Overview

Microprocessors use static random-access memory (SRAM) cells in the cache memory design. As a part of the central computing component, their performance is critical. Modern system-on-chips (SoC) escalate performance pressure because only 10–15% of the transistors accounts for logic, while the remain...

Descripción completa

Detalles Bibliográficos
Autores principales: Gul, Waqas, Shams, Maitham, Al-Khalili, Dhamin
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9416021/
https://www.ncbi.nlm.nih.gov/pubmed/36014254
http://dx.doi.org/10.3390/mi13081332
_version_ 1784776376803393536
author Gul, Waqas
Shams, Maitham
Al-Khalili, Dhamin
author_facet Gul, Waqas
Shams, Maitham
Al-Khalili, Dhamin
author_sort Gul, Waqas
collection PubMed
description Microprocessors use static random-access memory (SRAM) cells in the cache memory design. As a part of the central computing component, their performance is critical. Modern system-on-chips (SoC) escalate performance pressure because only 10–15% of the transistors accounts for logic, while the remaining transistors are for the cache memory. Moreover, modern implantable, portable and wearable electronic devices rely on artificial intelligence (AI), demanding an efficient and reliable SRAM design for compute-in-memory (CIM). For performance benchmark achievements, maintaining reliability is a major concern in recent technological nodes. Specifically, battery-operated applications utilize low-supply voltages, putting the SRAM cell’s stability at risk. In modern devices, the off-state current of a transistor is becoming comparable to the on-state current. On the other hand, process variations change the transistor design parameters and eventually compromise design integrity. Furthermore, sensitive information processing, environmental conditions and charge emission from IC packaging materials undermine the SRAM cell’s reliability. FinFET-SRAMs, with aggressive scaling, have taken operation to the limit, where a minute anomaly can cause failure. This article comprehensively reviews prominent challenges to the SRAM cell design after classifying them into five distinct categories. Each category explains underlying mathematical relations followed by viable solutions.
format Online
Article
Text
id pubmed-9416021
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-94160212022-08-27 SRAM Cell Design Challenges in Modern Deep Sub-Micron Technologies: An Overview Gul, Waqas Shams, Maitham Al-Khalili, Dhamin Micromachines (Basel) Review Microprocessors use static random-access memory (SRAM) cells in the cache memory design. As a part of the central computing component, their performance is critical. Modern system-on-chips (SoC) escalate performance pressure because only 10–15% of the transistors accounts for logic, while the remaining transistors are for the cache memory. Moreover, modern implantable, portable and wearable electronic devices rely on artificial intelligence (AI), demanding an efficient and reliable SRAM design for compute-in-memory (CIM). For performance benchmark achievements, maintaining reliability is a major concern in recent technological nodes. Specifically, battery-operated applications utilize low-supply voltages, putting the SRAM cell’s stability at risk. In modern devices, the off-state current of a transistor is becoming comparable to the on-state current. On the other hand, process variations change the transistor design parameters and eventually compromise design integrity. Furthermore, sensitive information processing, environmental conditions and charge emission from IC packaging materials undermine the SRAM cell’s reliability. FinFET-SRAMs, with aggressive scaling, have taken operation to the limit, where a minute anomaly can cause failure. This article comprehensively reviews prominent challenges to the SRAM cell design after classifying them into five distinct categories. Each category explains underlying mathematical relations followed by viable solutions. MDPI 2022-08-17 /pmc/articles/PMC9416021/ /pubmed/36014254 http://dx.doi.org/10.3390/mi13081332 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Review
Gul, Waqas
Shams, Maitham
Al-Khalili, Dhamin
SRAM Cell Design Challenges in Modern Deep Sub-Micron Technologies: An Overview
title SRAM Cell Design Challenges in Modern Deep Sub-Micron Technologies: An Overview
title_full SRAM Cell Design Challenges in Modern Deep Sub-Micron Technologies: An Overview
title_fullStr SRAM Cell Design Challenges in Modern Deep Sub-Micron Technologies: An Overview
title_full_unstemmed SRAM Cell Design Challenges in Modern Deep Sub-Micron Technologies: An Overview
title_short SRAM Cell Design Challenges in Modern Deep Sub-Micron Technologies: An Overview
title_sort sram cell design challenges in modern deep sub-micron technologies: an overview
topic Review
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9416021/
https://www.ncbi.nlm.nih.gov/pubmed/36014254
http://dx.doi.org/10.3390/mi13081332
work_keys_str_mv AT gulwaqas sramcelldesignchallengesinmoderndeepsubmicrontechnologiesanoverview
AT shamsmaitham sramcelldesignchallengesinmoderndeepsubmicrontechnologiesanoverview
AT alkhalilidhamin sramcelldesignchallengesinmoderndeepsubmicrontechnologiesanoverview