Cargando…

Digital Image Decoder for Efficient Hardware Implementation

Increasing the resolution of digital images and the frame rate of video sequences leads to an increase in the amount of required logical and memory resources necessary for digital image and video decompression. Therefore, the development of new hardware architectures for digital image decoder with a...

Descripción completa

Detalles Bibliográficos
Autores principales: Savić, Goran, Prokin, Milan, Rajović, Vladimir, Prokin, Dragana
Formato: Online Artículo Texto
Lenguaje:English
Publicado: MDPI 2022
Materias:
Acceso en línea:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9740092/
https://www.ncbi.nlm.nih.gov/pubmed/36502095
http://dx.doi.org/10.3390/s22239393
_version_ 1784847973077745664
author Savić, Goran
Prokin, Milan
Rajović, Vladimir
Prokin, Dragana
author_facet Savić, Goran
Prokin, Milan
Rajović, Vladimir
Prokin, Dragana
author_sort Savić, Goran
collection PubMed
description Increasing the resolution of digital images and the frame rate of video sequences leads to an increase in the amount of required logical and memory resources necessary for digital image and video decompression. Therefore, the development of new hardware architectures for digital image decoder with a reduced amount of utilized logical and memory resources become a necessity. In this paper, a digital image decoder for efficient hardware implementation, has been presented. Each block of the proposed digital image decoder has been described. Entropy decoder, decoding probability estimator, dequantizer and inverse subband transformer (parts of the digital image decoder) have been developed in such way which allows efficient hardware implementation with reduced amount of utilized logic and memory resources. It has been shown that proposed hardware realization of inverse subband transformer requires 20% lower memory capacity and uses less logic resources compared with the best state-of-the-art realizations. The proposed digital image decoder has been implemented in a low-cost FPGA device and it has been shown that it requires at least 32% less memory resources in comparison to the other state-of-the-art decoders which can process high-definition frame size. The proposed solution also requires effectively lower memory size than state-of-the-art architectures which process frame size or tile size smaller than high-definition size. The presented digital image decoder has maximum operating frequency comparable with the highest maximum operating frequencies among the state-of-the-art solutions.
format Online
Article
Text
id pubmed-9740092
institution National Center for Biotechnology Information
language English
publishDate 2022
publisher MDPI
record_format MEDLINE/PubMed
spelling pubmed-97400922022-12-11 Digital Image Decoder for Efficient Hardware Implementation Savić, Goran Prokin, Milan Rajović, Vladimir Prokin, Dragana Sensors (Basel) Article Increasing the resolution of digital images and the frame rate of video sequences leads to an increase in the amount of required logical and memory resources necessary for digital image and video decompression. Therefore, the development of new hardware architectures for digital image decoder with a reduced amount of utilized logical and memory resources become a necessity. In this paper, a digital image decoder for efficient hardware implementation, has been presented. Each block of the proposed digital image decoder has been described. Entropy decoder, decoding probability estimator, dequantizer and inverse subband transformer (parts of the digital image decoder) have been developed in such way which allows efficient hardware implementation with reduced amount of utilized logic and memory resources. It has been shown that proposed hardware realization of inverse subband transformer requires 20% lower memory capacity and uses less logic resources compared with the best state-of-the-art realizations. The proposed digital image decoder has been implemented in a low-cost FPGA device and it has been shown that it requires at least 32% less memory resources in comparison to the other state-of-the-art decoders which can process high-definition frame size. The proposed solution also requires effectively lower memory size than state-of-the-art architectures which process frame size or tile size smaller than high-definition size. The presented digital image decoder has maximum operating frequency comparable with the highest maximum operating frequencies among the state-of-the-art solutions. MDPI 2022-12-01 /pmc/articles/PMC9740092/ /pubmed/36502095 http://dx.doi.org/10.3390/s22239393 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
spellingShingle Article
Savić, Goran
Prokin, Milan
Rajović, Vladimir
Prokin, Dragana
Digital Image Decoder for Efficient Hardware Implementation
title Digital Image Decoder for Efficient Hardware Implementation
title_full Digital Image Decoder for Efficient Hardware Implementation
title_fullStr Digital Image Decoder for Efficient Hardware Implementation
title_full_unstemmed Digital Image Decoder for Efficient Hardware Implementation
title_short Digital Image Decoder for Efficient Hardware Implementation
title_sort digital image decoder for efficient hardware implementation
topic Article
url https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9740092/
https://www.ncbi.nlm.nih.gov/pubmed/36502095
http://dx.doi.org/10.3390/s22239393
work_keys_str_mv AT savicgoran digitalimagedecoderforefficienthardwareimplementation
AT prokinmilan digitalimagedecoderforefficienthardwareimplementation
AT rajovicvladimir digitalimagedecoderforefficienthardwareimplementation
AT prokindragana digitalimagedecoderforefficienthardwareimplementation