Cargando…
High-Density 1R/1W Dual-Port Spin-Transfer Torque MRAM
Spin-transfer torque magnetic random-access memory (STT-MRAM) has several desirable features, such as non-volatility, high integration density, and near-zero leakage power. However, it is challenging to adopt STT-MRAM in a wide range of memory applications owing to the long write latency and a trade...
Autores principales: | , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2022
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9782773/ https://www.ncbi.nlm.nih.gov/pubmed/36557523 http://dx.doi.org/10.3390/mi13122224 |
_version_ | 1784857418515087360 |
---|---|
author | Seo, Yeongkyo Kwon, Kon-Woo |
author_facet | Seo, Yeongkyo Kwon, Kon-Woo |
author_sort | Seo, Yeongkyo |
collection | PubMed |
description | Spin-transfer torque magnetic random-access memory (STT-MRAM) has several desirable features, such as non-volatility, high integration density, and near-zero leakage power. However, it is challenging to adopt STT-MRAM in a wide range of memory applications owing to the long write latency and a tradeoff between read stability and write ability. To mitigate these issues, an STT-MRAM bit cell can be designed with two transistors to support multiple ports, as well as the independent optimization of read stability and write ability. The multi-port STT-MRAM, however, is achieved at the expense of a higher area requirement due to an additional transistor per cell. In this work, we propose an area-efficient design of 1R/1W dual-port STT-MRAM that shares a bitline between two adjacent bit cells. We identify that the bitline sharing may cause simultaneous access conflicts, which can be effectively alleviated by using the bit-interleaving architecture with a long interleaving distance and the sufficient number of word lines per memory bank. We report various metrics of the proposed design based on the bit cell design using a 45 nm process. Compared to a standard single-port STT-MRAM, the proposed design shows a 15% lower read power and a 19% higher read-disturb margin. Compared with prior work on the 1R/1W dual-port STT-MRAM, the proposed design improves the area by 25%. |
format | Online Article Text |
id | pubmed-9782773 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2022 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-97827732022-12-24 High-Density 1R/1W Dual-Port Spin-Transfer Torque MRAM Seo, Yeongkyo Kwon, Kon-Woo Micromachines (Basel) Article Spin-transfer torque magnetic random-access memory (STT-MRAM) has several desirable features, such as non-volatility, high integration density, and near-zero leakage power. However, it is challenging to adopt STT-MRAM in a wide range of memory applications owing to the long write latency and a tradeoff between read stability and write ability. To mitigate these issues, an STT-MRAM bit cell can be designed with two transistors to support multiple ports, as well as the independent optimization of read stability and write ability. The multi-port STT-MRAM, however, is achieved at the expense of a higher area requirement due to an additional transistor per cell. In this work, we propose an area-efficient design of 1R/1W dual-port STT-MRAM that shares a bitline between two adjacent bit cells. We identify that the bitline sharing may cause simultaneous access conflicts, which can be effectively alleviated by using the bit-interleaving architecture with a long interleaving distance and the sufficient number of word lines per memory bank. We report various metrics of the proposed design based on the bit cell design using a 45 nm process. Compared to a standard single-port STT-MRAM, the proposed design shows a 15% lower read power and a 19% higher read-disturb margin. Compared with prior work on the 1R/1W dual-port STT-MRAM, the proposed design improves the area by 25%. MDPI 2022-12-15 /pmc/articles/PMC9782773/ /pubmed/36557523 http://dx.doi.org/10.3390/mi13122224 Text en © 2022 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Seo, Yeongkyo Kwon, Kon-Woo High-Density 1R/1W Dual-Port Spin-Transfer Torque MRAM |
title | High-Density 1R/1W Dual-Port Spin-Transfer Torque MRAM |
title_full | High-Density 1R/1W Dual-Port Spin-Transfer Torque MRAM |
title_fullStr | High-Density 1R/1W Dual-Port Spin-Transfer Torque MRAM |
title_full_unstemmed | High-Density 1R/1W Dual-Port Spin-Transfer Torque MRAM |
title_short | High-Density 1R/1W Dual-Port Spin-Transfer Torque MRAM |
title_sort | high-density 1r/1w dual-port spin-transfer torque mram |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC9782773/ https://www.ncbi.nlm.nih.gov/pubmed/36557523 http://dx.doi.org/10.3390/mi13122224 |
work_keys_str_mv | AT seoyeongkyo highdensity1r1wdualportspintransfertorquemram AT kwonkonwoo highdensity1r1wdualportspintransfertorquemram |