Cargando…
A low power and low signal 4 bit 50MS/s double sampling pipelined ADC for monolithie active pixel sensors
A 4 bit very low power and low incoming signal analog to digital converter (ADC) using a double sampling switched capacitor technique, designed for use in CMOS monolithic active pixels sensor readout, has been implemented in 0.35μm CMOS technology. A non-resetting sample and hold stage is integrated...
Autores principales: | Dahoumane, M, Dzahini, D, Bouvier, J, Lagorio, E, Hostachy, J Y, Gallin-Martel, L, Rossetto, O, Hu, Y, Ghazlane, H, Dallet, D |
---|---|
Lenguaje: | eng |
Publicado: |
CERN
2007
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.5170/CERN-2007-007.326 http://cds.cern.ch/record/1091473 |
Ejemplares similares
-
A Digitally Calibrated 12 bits 25 MS/s Pipelined ADC with a 3 input multiplexer for CALICE Integrated Readout
por: Rarbi, F, et al.
Publicado: (2009) -
Design of High Dynamic Range Digital to Analog Converters for the Calibration of the CALICE Si-W Ecal readout electronics
por: Gallin-Martel, L, et al.
Publicado: (2009) -
Design and measurements of 10 bit pipeline ADC for the Luminosity Detector at ILC
por: Idzik, Marek, et al.
Publicado: (2009) -
The 8 bits 100 MS/s Pipeline ADC for the INNOTEP Project – TWEPP-09
por: Crampon, S, et al.
Publicado: (2009) -
A CMOS low power, quad channel, 12 bit, 40MS/s pipelined ADC for applications in particle physics calorimetry
por: Minderico, G, et al.
Publicado: (2003)