Cargando…

Charge Pump Clock Generation PLL for the Data Output Block of the Upgraded ATLAS Pixel Front-End in 130 nm CMOS

FE-I4 is the 130 nm ATLAS pixel IC currently under development for upgraded Large Hadron Collider (LHC) luminosities. FE-I4 is based on a low-power analog pixel array and digital architecture concepts tuned to higher hit rates [1]. An integrated Phase Locked Loop (PLL) has been developed that locall...

Descripción completa

Detalles Bibliográficos
Autores principales: Kruth, A, Ahluwalia, G, Arutinov, D, Barbero, M, Gronewald, M, Hemperek, T, Karagounis, M, Krueger, H, Wermes, N, Fougeron, D, Menouni, M, Beccherle, R, Dube, S, Ellege, D, Garcia-Sciveres, M, Gnani, D, Mekkaoui, A, Gromov, V, Kluit, R, Schipper, J
Lenguaje:eng
Publicado: CERN 2009
Materias:
Acceso en línea:https://dx.doi.org/10.5170/CERN-2009-006.548
http://cds.cern.ch/record/1235880
_version_ 1780918562704064512
author Kruth, A
Ahluwalia, G
Arutinov, D
Barbero, M
Gronewald, M
Hemperek, T
Karagounis, M
Krueger, H
Wermes, N
Fougeron, D
Menouni, M
Beccherle, R
Dube, S
Ellege, D
Garcia-Sciveres, M
Gnani, D
Mekkaoui, A
Gromov, V
Kluit, R
Schipper, J
author_facet Kruth, A
Ahluwalia, G
Arutinov, D
Barbero, M
Gronewald, M
Hemperek, T
Karagounis, M
Krueger, H
Wermes, N
Fougeron, D
Menouni, M
Beccherle, R
Dube, S
Ellege, D
Garcia-Sciveres, M
Gnani, D
Mekkaoui, A
Gromov, V
Kluit, R
Schipper, J
author_sort Kruth, A
collection CERN
description FE-I4 is the 130 nm ATLAS pixel IC currently under development for upgraded Large Hadron Collider (LHC) luminosities. FE-I4 is based on a low-power analog pixel array and digital architecture concepts tuned to higher hit rates [1]. An integrated Phase Locked Loop (PLL) has been developed that locally generates a clock signal for the 160 Mbit/s output data stream from the 40 MHz bunch crossing reference clock. This block is designed for low power, low area consumption and recovers quickly from loss of lock related to single-event transients in the high radiation environment of the ATLAS pixel detector. After a general introduction to the new FE-I4 pixel front-end chip, this work focuses on the FE-I4 output blocks and on a first PLL prototype test chip submitted in early 2009. The PLL is nominally operated from a 1.2V supply and consumes 3.84mW of DC power. Under nominal operating conditions, the control voltage settles to within 2% of its nominal value in less than 700 ns. The nominal operating frequency for the ring-oscillator based Voltage Controlled Oscillator (VCO) is fVCO = 640MHz. The last sections deal with a fabricated demonstrator that provides the option of feeding the single-ended 80MHz output clock of the PLL as a clock signal to a digital test logic block integrated on-chip. The digital logic consists of an eight bit pseudo-random binary sequence generator, an eight bit to ten bit coder and a serializer. It processes data with a speed of 160 Mbit/s. All dynamic signals are driven off-chip by custommade pseudo-LVDS drivers.
id cern-1235880
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2009
publisher CERN
record_format invenio
spelling cern-12358802019-09-30T06:29:59Zdoi:10.5170/CERN-2009-006.548http://cds.cern.ch/record/1235880engKruth, AAhluwalia, GArutinov, DBarbero, MGronewald, MHemperek, TKaragounis, MKrueger, HWermes, NFougeron, DMenouni, MBeccherle, RDube, SEllege, DGarcia-Sciveres, MGnani, DMekkaoui, AGromov, VKluit, RSchipper, JCharge Pump Clock Generation PLL for the Data Output Block of the Upgraded ATLAS Pixel Front-End in 130 nm CMOSDetectors and Experimental TechniquesFE-I4 is the 130 nm ATLAS pixel IC currently under development for upgraded Large Hadron Collider (LHC) luminosities. FE-I4 is based on a low-power analog pixel array and digital architecture concepts tuned to higher hit rates [1]. An integrated Phase Locked Loop (PLL) has been developed that locally generates a clock signal for the 160 Mbit/s output data stream from the 40 MHz bunch crossing reference clock. This block is designed for low power, low area consumption and recovers quickly from loss of lock related to single-event transients in the high radiation environment of the ATLAS pixel detector. After a general introduction to the new FE-I4 pixel front-end chip, this work focuses on the FE-I4 output blocks and on a first PLL prototype test chip submitted in early 2009. The PLL is nominally operated from a 1.2V supply and consumes 3.84mW of DC power. Under nominal operating conditions, the control voltage settles to within 2% of its nominal value in less than 700 ns. The nominal operating frequency for the ring-oscillator based Voltage Controlled Oscillator (VCO) is fVCO = 640MHz. The last sections deal with a fabricated demonstrator that provides the option of feeding the single-ended 80MHz output clock of the PLL as a clock signal to a digital test logic block integrated on-chip. The digital logic consists of an eight bit pseudo-random binary sequence generator, an eight bit to ten bit coder and a serializer. It processes data with a speed of 160 Mbit/s. All dynamic signals are driven off-chip by custommade pseudo-LVDS drivers.CERNoai:cds.cern.ch:12358802009
spellingShingle Detectors and Experimental Techniques
Kruth, A
Ahluwalia, G
Arutinov, D
Barbero, M
Gronewald, M
Hemperek, T
Karagounis, M
Krueger, H
Wermes, N
Fougeron, D
Menouni, M
Beccherle, R
Dube, S
Ellege, D
Garcia-Sciveres, M
Gnani, D
Mekkaoui, A
Gromov, V
Kluit, R
Schipper, J
Charge Pump Clock Generation PLL for the Data Output Block of the Upgraded ATLAS Pixel Front-End in 130 nm CMOS
title Charge Pump Clock Generation PLL for the Data Output Block of the Upgraded ATLAS Pixel Front-End in 130 nm CMOS
title_full Charge Pump Clock Generation PLL for the Data Output Block of the Upgraded ATLAS Pixel Front-End in 130 nm CMOS
title_fullStr Charge Pump Clock Generation PLL for the Data Output Block of the Upgraded ATLAS Pixel Front-End in 130 nm CMOS
title_full_unstemmed Charge Pump Clock Generation PLL for the Data Output Block of the Upgraded ATLAS Pixel Front-End in 130 nm CMOS
title_short Charge Pump Clock Generation PLL for the Data Output Block of the Upgraded ATLAS Pixel Front-End in 130 nm CMOS
title_sort charge pump clock generation pll for the data output block of the upgraded atlas pixel front-end in 130 nm cmos
topic Detectors and Experimental Techniques
url https://dx.doi.org/10.5170/CERN-2009-006.548
http://cds.cern.ch/record/1235880
work_keys_str_mv AT krutha chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT ahluwaliag chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT arutinovd chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT barberom chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT gronewaldm chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT hemperekt chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT karagounism chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT kruegerh chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT wermesn chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT fougerond chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT menounim chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT beccherler chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT dubes chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT elleged chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT garciasciveresm chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT gnanid chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT mekkaouia chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT gromovv chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT kluitr chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos
AT schipperj chargepumpclockgenerationpllforthedataoutputblockoftheupgradedatlaspixelfrontendin130nmcmos