Cargando…
A 4.9-GHz Low Power, Low Jitter, LC Phase Locked Loop
An LC phase locked loop ASIC, fabricated in a commercial 0.25-µm Silicon-on-Sapphire CMOS technology, has been characterized in lab. Random jitter and deterministic jitter are less than 2.5 ps and 10 ps, respectively. The power consumption at 4.9 GHz is 218 mW. The measured tuning range, from 4.7 to...
Autor principal: | Liu, T |
---|---|
Lenguaje: | eng |
Publicado: |
2010
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/1292777 |
Ejemplares similares
-
The Design of a High Speed Low Power Phase Locked Loop
por: Liu, Tiankuan, et al.
Publicado: (2009) -
A 2.56 GHz Radiation Hard Phase Locked Loop ASIC for High Speed Serial Communication Links
por: Prinzie, Jeffrey, et al.
Publicado: (2018) -
Design of a Sub-Picosecond Jitter with Adjustable-Range CMOS Delay-Locked Loop for High-Speed and Low-Power Applications
por: Abdulrazzaq, Bilal I., et al.
Publicado: (2016) -
Jitter impact on clock distribution in LHC experiments
por: Baron, S, et al.
Publicado: (2012) -
A Low-Jitter Harmonic-Free All-Digital Delay-Locked Loop for Multi-Channel Vernier TDC
por: Tong, Jiyun, et al.
Publicado: (2021)