Cargando…
The Design for Test Architecture in Digital Section of the ATLAS FE-I4 Chip
This paper describes an original Design-for-Test (DfT) architecture implemented in FE-I4 pixel readout System-on-Chip (Soc) to accommodate the higher quality demands of future generation LHC detectors. To ensure that as high number of devices as possible is used during the experiment, the so-called...
Autor principal: | Zivkovic, V |
---|---|
Lenguaje: | eng |
Publicado: |
2010
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/1295233 |
Ejemplares similares
-
Digital Architecture of the New ATLAS Pixel Chip FE-I4
por: "Barbero, M
Publicado: (2009) -
FE-I4 ATLAS pixel chip design
por: Barbero, Marlon, et al.
Publicado: (2010) -
Production test engineering in FE-I4 system-on-chip to boost the reliability and high-quality demands in IBL applications
por: Zivkovic, V A, et al.
Publicado: (2013) -
FE-I4 Chip Development for Upgraded ATLAS Pixel Detector at LHC
por: Barbero, M
Publicado: (2010) -
FE-I4, the New ATLAS Pixel Chip for Upgraded LHC Luminosities
por: "Barbero, M
Publicado: (2009)