Cargando…
Design and Verification of Digital Architecture of 65K Pixel Readout Chip for High-Energy Physics
The feasibility to design and implement a front-end ASIC for the upgrade of the VELO detector of LHCb experiment at CERN using IBM’s 130nm standard CMOS process and a standard cell library is studied in this thesis. The proposed architecture is a design to cope with high data rates and continuous da...
Autor principal: | Poikela, Tuomas |
---|---|
Lenguaje: | eng |
Publicado: |
University of Turku
2010
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/1298267 |
Ejemplares similares
-
Readout Architecture for Hybrid Pixel Readout Chips
por: Poikela, Tuomas Sakari
Publicado: (2015) -
Digital column readout architectures for hybrid pixel detector readout chips
por: Poikela, T, et al.
Publicado: (2014) -
Timepix, a 65k programmable pixel readout chip for arrival time, energy and/or photon counting measurements
por: Llopart, X, et al.
Publicado: (2008) -
A UVM simulation environment for the study, optimization and verification of HL-LHC digital pixel readout chips
por: Marconi, Sara, et al.
Publicado: (2018) -
Simulation of digital pixel readout chip architectures with the RD53 SystemVerilog-UVM verification environment using Monte Carlo physics data
por: Conti, E, et al.
Publicado: (2016)