Cargando…
An FPGA based Topological Processor Prototype for the ATLAS Level-1 Trigger Upgrade
By 2014 the LHC will collide proton bunches at 14 TeV with an increased instantaneous luminosity up to 3×10^34cm−2s−1. A reduction on the trigger rate can be achieved by applying topological cuts adopting a new FPGA based module in the L1 trigger: the Topological Processor (TP). This presentation fo...
Autores principales: | "Wenzel, V, "Bauss, B, "Buescher, V, "Degele, R, "Ji, W, "Moritz, S, "Reiss, A, "Schaefer, U, "Simioni, E, "Tapprogge, S |
---|---|
Lenguaje: | eng |
Publicado: |
2012
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/1478361 |
Ejemplares similares
-
An FPGA based topological processor prototype for the ATLAS Level-1 trigger upgrade
por: Bauss, B, et al.
Publicado: (2012) -
Upgrade of the ATLAS Level‐1 trigger with an FPGA based Topological Processor
por: Caputo, R, et al.
Publicado: (2013) -
Upgrade of the ATLAS Level-1 trigger with an FPGA based Topological Processor
por: Caputo, R, et al.
Publicado: (2013) -
An FPGA based demonstrator for a topological processor in the,future ATLAS L1-Calo trigger (“GOLD”)
por: "Bauss, B", et al.
Publicado: (2011) -
An FPGA based demonstrator for a topological processor in the future ATLAS L1-Calo trigger “GOLD”
por: Ebling, A, et al.
Publicado: (2011)