Cargando…

Transient-induced latchup in CMOS integrated circuits

"Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the c...

Descripción completa

Detalles Bibliográficos
Autores principales: Ker, Ming-Dou, Hsu, Sheng-Fu
Lenguaje:eng
Publicado: Wiley-IEEE Press 2009
Materias:
Acceso en línea:http://cds.cern.ch/record/1480921
_version_ 1780925917703438336
author Ker, Ming-Dou
Hsu, Sheng-Fu
author_facet Ker, Ming-Dou
Hsu, Sheng-Fu
author_sort Ker, Ming-Dou
collection CERN
description "Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the critical issues that have resurfaced for CMOS technologies. Once readers can gain an understanding of the standard practices for TLU, Ker and Hsu discuss the physical mechanism of TLU under a system-level ESD test, while introducing an efficient component-level TLU measurement setup. The authors then present experimental methodologies to extract safe and area-efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18-micrometer 1.8V/3.3V silicided CMOS process."--Publisher's description.
id cern-1480921
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2009
publisher Wiley-IEEE Press
record_format invenio
spelling cern-14809212021-04-22T00:22:14Zhttp://cds.cern.ch/record/1480921engKer, Ming-DouHsu, Sheng-FuTransient-induced latchup in CMOS integrated circuitsEngineering"Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the critical issues that have resurfaced for CMOS technologies. Once readers can gain an understanding of the standard practices for TLU, Ker and Hsu discuss the physical mechanism of TLU under a system-level ESD test, while introducing an efficient component-level TLU measurement setup. The authors then present experimental methodologies to extract safe and area-efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18-micrometer 1.8V/3.3V silicided CMOS process."--Publisher's description.Wiley-IEEE Pressoai:cds.cern.ch:14809212009
spellingShingle Engineering
Ker, Ming-Dou
Hsu, Sheng-Fu
Transient-induced latchup in CMOS integrated circuits
title Transient-induced latchup in CMOS integrated circuits
title_full Transient-induced latchup in CMOS integrated circuits
title_fullStr Transient-induced latchup in CMOS integrated circuits
title_full_unstemmed Transient-induced latchup in CMOS integrated circuits
title_short Transient-induced latchup in CMOS integrated circuits
title_sort transient-induced latchup in cmos integrated circuits
topic Engineering
url http://cds.cern.ch/record/1480921
work_keys_str_mv AT kermingdou transientinducedlatchupincmosintegratedcircuits
AT hsushengfu transientinducedlatchupincmosintegratedcircuits