Cargando…
Variation Tolerant On-Chip Interconnects
This book presents design techniques, analysis and implementation of high performance and power efficient, variation tolerant on-chip interconnects. Given the design paradigm shift to multi-core, interconnect-centric designs and the increase in sources of variability and their impact in sub-100nm t...
Autor principal: | |
---|---|
Lenguaje: | eng |
Publicado: |
Springer
2012
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1007/978-1-4614-0131-5 http://cds.cern.ch/record/1503696 |
_version_ | 1780927161353371648 |
---|---|
author | Nigussie, Ethiopia Enideg |
author_facet | Nigussie, Ethiopia Enideg |
author_sort | Nigussie, Ethiopia Enideg |
collection | CERN |
description | This book presents design techniques, analysis and implementation of high performance and power efficient, variation tolerant on-chip interconnects. Given the design paradigm shift to multi-core, interconnect-centric designs and the increase in sources of variability and their impact in sub-100nm technologies, this book will be an invaluable reference for anyone concerned with the design of next generation, high-performance electronics systems. Provides comprehensive, circuit-level explanation of high-performance, energy-efficient, variation-tolerant on-chip interconnect; Describes design techniques to mitigate problems caused by variation; Includes techniques for design and implementation of self-timed on-chip interconnect, delay variation insensitive communication protocols, high speed signaling techniques and circuits, bit-width independent completion detection and process, voltage and temperature variation tolerance. |
id | cern-1503696 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2012 |
publisher | Springer |
record_format | invenio |
spelling | cern-15036962021-04-21T23:54:07Zdoi:10.1007/978-1-4614-0131-5http://cds.cern.ch/record/1503696engNigussie, Ethiopia EnidegVariation Tolerant On-Chip InterconnectsEngineeringThis book presents design techniques, analysis and implementation of high performance and power efficient, variation tolerant on-chip interconnects. Given the design paradigm shift to multi-core, interconnect-centric designs and the increase in sources of variability and their impact in sub-100nm technologies, this book will be an invaluable reference for anyone concerned with the design of next generation, high-performance electronics systems. Provides comprehensive, circuit-level explanation of high-performance, energy-efficient, variation-tolerant on-chip interconnect; Describes design techniques to mitigate problems caused by variation; Includes techniques for design and implementation of self-timed on-chip interconnect, delay variation insensitive communication protocols, high speed signaling techniques and circuits, bit-width independent completion detection and process, voltage and temperature variation tolerance. Springeroai:cds.cern.ch:15036962012 |
spellingShingle | Engineering Nigussie, Ethiopia Enideg Variation Tolerant On-Chip Interconnects |
title | Variation Tolerant On-Chip Interconnects |
title_full | Variation Tolerant On-Chip Interconnects |
title_fullStr | Variation Tolerant On-Chip Interconnects |
title_full_unstemmed | Variation Tolerant On-Chip Interconnects |
title_short | Variation Tolerant On-Chip Interconnects |
title_sort | variation tolerant on-chip interconnects |
topic | Engineering |
url | https://dx.doi.org/10.1007/978-1-4614-0131-5 http://cds.cern.ch/record/1503696 |
work_keys_str_mv | AT nigussieethiopiaenideg variationtolerantonchipinterconnects |