Cargando…

Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs

Since process variation and chip performance uncertainties have become more pronounced as technologies scale down into the nanometer regime, accurate and efficient modeling or characterization of variations from the device to the architecture level have  become imperative for the successful design o...

Descripción completa

Detalles Bibliográficos
Autores principales: Shen, Ruijing, Tan, Sheldon X -D, Yu, Hao
Lenguaje:eng
Publicado: Springer 2012
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-1-4614-0788-1
http://cds.cern.ch/record/1503719
_version_ 1780927166321524736
author Shen, Ruijing
Tan, Sheldon X -D
Yu, Hao
author_facet Shen, Ruijing
Tan, Sheldon X -D
Yu, Hao
author_sort Shen, Ruijing
collection CERN
description Since process variation and chip performance uncertainties have become more pronounced as technologies scale down into the nanometer regime, accurate and efficient modeling or characterization of variations from the device to the architecture level have  become imperative for the successful design of VLSI chips. This book provides readers with tools for variation-aware design methodologies and computer-aided design (CAD) of VLSI systems, in the presence of process variations at the nanometer scale. It presents the latest developments for modeling and analysis, with a focus on statistical interconnect modeling, statistical parasitic extractions, statistical full-chip leakage and dynamic power analysis considering spatial correlations, statistical analysis and modeling for large global interconnects and analog/mixed-signal circuits.  Provides readers with timely, systematic and comprehensive treatments of statistical modeling and analysis of VLSI systems with a focus on interconnects, on-chip power grids and clock networks, and analog/mixed-signal circuits; Helps chip designers understand the potential and limitations of their design tools, improving their design productivity; Presents analysis of each algorithm with practical applications in the context of real circuit design; Includes numerical examples for the quantitative analysis and evaluation of algorithms presented.  Provides readers with timely, systematic and comprehensive treatments of statistical modeling and analysis of VLSI systems with a focus on interconnects, on-chip power grids and clock networks, and analog/mixed-signal circuits; Helps chip designers understand the potential and limitations of their design tools, improving their design productivity; Presents analysis of each algorithm with practical applications in the context of real circuit design; Includes numerical examples for the quantitative analysis and evaluation of algorithms presented. 
id cern-1503719
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2012
publisher Springer
record_format invenio
spelling cern-15037192021-04-21T23:53:54Zdoi:10.1007/978-1-4614-0788-1http://cds.cern.ch/record/1503719engShen, RuijingTan, Sheldon X -DYu, HaoStatistical Performance Analysis and Modeling Techniques for Nanometer VLSI DesignsEngineeringSince process variation and chip performance uncertainties have become more pronounced as technologies scale down into the nanometer regime, accurate and efficient modeling or characterization of variations from the device to the architecture level have  become imperative for the successful design of VLSI chips. This book provides readers with tools for variation-aware design methodologies and computer-aided design (CAD) of VLSI systems, in the presence of process variations at the nanometer scale. It presents the latest developments for modeling and analysis, with a focus on statistical interconnect modeling, statistical parasitic extractions, statistical full-chip leakage and dynamic power analysis considering spatial correlations, statistical analysis and modeling for large global interconnects and analog/mixed-signal circuits.  Provides readers with timely, systematic and comprehensive treatments of statistical modeling and analysis of VLSI systems with a focus on interconnects, on-chip power grids and clock networks, and analog/mixed-signal circuits; Helps chip designers understand the potential and limitations of their design tools, improving their design productivity; Presents analysis of each algorithm with practical applications in the context of real circuit design; Includes numerical examples for the quantitative analysis and evaluation of algorithms presented.  Provides readers with timely, systematic and comprehensive treatments of statistical modeling and analysis of VLSI systems with a focus on interconnects, on-chip power grids and clock networks, and analog/mixed-signal circuits; Helps chip designers understand the potential and limitations of their design tools, improving their design productivity; Presents analysis of each algorithm with practical applications in the context of real circuit design; Includes numerical examples for the quantitative analysis and evaluation of algorithms presented. Springeroai:cds.cern.ch:15037192012
spellingShingle Engineering
Shen, Ruijing
Tan, Sheldon X -D
Yu, Hao
Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs
title Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs
title_full Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs
title_fullStr Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs
title_full_unstemmed Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs
title_short Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs
title_sort statistical performance analysis and modeling techniques for nanometer vlsi designs
topic Engineering
url https://dx.doi.org/10.1007/978-1-4614-0788-1
http://cds.cern.ch/record/1503719
work_keys_str_mv AT shenruijing statisticalperformanceanalysisandmodelingtechniquesfornanometervlsidesigns
AT tansheldonxd statisticalperformanceanalysisandmodelingtechniquesfornanometervlsidesigns
AT yuhao statisticalperformanceanalysisandmodelingtechniquesfornanometervlsidesigns