Cargando…
Design of the 65 nm CLICpix demonstrator chip
A hybrid pixel detector ASIC designed to be used in the vertex detector for the CLIC experiment is presented in this note. It has been designed using a commercial 65 nm CMOS technology. The main features include simultaneous 4-bit TOT and TOA measurements with 10 ns accuracy, a spatial resolution of...
Autores principales: | Valerio, P., Ballabriga, R., Campbell, M. |
---|---|
Lenguaje: | eng |
Publicado: |
2012
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/1507691 |
Ejemplares similares
-
Final design review of 65nm CMOS chips
por: Re, Valerio
Publicado: (2017) -
Measurement of Radiation Damage to 130nm Hybrid Pixel Detector Readout Chips
por: Plackett, R, et al.
Publicado: (2009) -
Measurements of total ionizing dose effects in TPSCo 65 nm and influence of NMOS bulk bias
por: Dorda Martin, A, et al.
Publicado: (2023) -
Timepix, a 65k programmable pixel readout chip for arrival time, energy and/or photon counting measurements
por: Llopart, X, et al.
Publicado: (2008) -
65 nm Technology for HEP: Status and Perspective
por: Valerio, Pierpaolo
Publicado: (2015)