Cargando…
Electromigration modeling at circuit layout level
Integrated circuit (IC) reliability is of increasing concern in present-day IC technology where the interconnect failures significantly increases the failure rate for ICs with decreasing interconnect dimension and increasing number of interconnect levels. Electromigration (EM) of interconnects has...
Autores principales: | , |
---|---|
Lenguaje: | eng |
Publicado: |
Springer
2013
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1007/978-981-4451-21-5 http://cds.cern.ch/record/1537793 |
_version_ | 1780929704909340672 |
---|---|
author | Tan, Cher Ming He, Feifei |
author_facet | Tan, Cher Ming He, Feifei |
author_sort | Tan, Cher Ming |
collection | CERN |
description | Integrated circuit (IC) reliability is of increasing concern in present-day IC technology where the interconnect failures significantly increases the failure rate for ICs with decreasing interconnect dimension and increasing number of interconnect levels. Electromigration (EM) of interconnects has now become the dominant failure mechanism that determines the circuit reliability. This brief addresses the readers to the necessity of 3D real circuit modelling in order to evaluate the EM of interconnect system in ICs, and how they can create such models for their own applications. A 3-dimensional (3D) electro-thermo-structural model as opposed to the conventional current density based 2-dimensional (2D) models is presented at circuit-layout level. |
id | cern-1537793 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2013 |
publisher | Springer |
record_format | invenio |
spelling | cern-15377932021-04-21T22:49:24Zdoi:10.1007/978-981-4451-21-5http://cds.cern.ch/record/1537793engTan, Cher MingHe, FeifeiElectromigration modeling at circuit layout levelEngineeringIntegrated circuit (IC) reliability is of increasing concern in present-day IC technology where the interconnect failures significantly increases the failure rate for ICs with decreasing interconnect dimension and increasing number of interconnect levels. Electromigration (EM) of interconnects has now become the dominant failure mechanism that determines the circuit reliability. This brief addresses the readers to the necessity of 3D real circuit modelling in order to evaluate the EM of interconnect system in ICs, and how they can create such models for their own applications. A 3-dimensional (3D) electro-thermo-structural model as opposed to the conventional current density based 2-dimensional (2D) models is presented at circuit-layout level. Springeroai:cds.cern.ch:15377932013 |
spellingShingle | Engineering Tan, Cher Ming He, Feifei Electromigration modeling at circuit layout level |
title | Electromigration modeling at circuit layout level |
title_full | Electromigration modeling at circuit layout level |
title_fullStr | Electromigration modeling at circuit layout level |
title_full_unstemmed | Electromigration modeling at circuit layout level |
title_short | Electromigration modeling at circuit layout level |
title_sort | electromigration modeling at circuit layout level |
topic | Engineering |
url | https://dx.doi.org/10.1007/978-981-4451-21-5 http://cds.cern.ch/record/1537793 |
work_keys_str_mv | AT tancherming electromigrationmodelingatcircuitlayoutlevel AT hefeifei electromigrationmodelingatcircuitlayoutlevel |