Cargando…

The Gm/Id methodology, a sizing tool for low-voltage analog CMOS circuits

IC designers appraise currently MOS transistor geometries and currents to compromise objectives like gain-bandwidth, slew-rate, dynamic range, noise, non-linear distortion, etc. Making optimal choices is a difficult task. How to minimize for instance the power consumption of an operational amplifier...

Descripción completa

Detalles Bibliográficos
Autor principal: Diehl, P
Lenguaje:eng
Publicado: Springer 2009
Materias:
Acceso en línea:http://cds.cern.ch/record/1610053
_version_ 1780931998225793024
author Diehl, P
author_facet Diehl, P
author_sort Diehl, P
collection CERN
description IC designers appraise currently MOS transistor geometries and currents to compromise objectives like gain-bandwidth, slew-rate, dynamic range, noise, non-linear distortion, etc. Making optimal choices is a difficult task. How to minimize for instance the power consumption of an operational amplifier without too much penalty regarding area while keeping the gain-bandwidth unaffected in the same time? Moderate inversion yields high gains, but the concomitant area increase adds parasitics that restrict bandwidth. Which methodology to use in order to come across the best compromise(s)? Is synthesi
id cern-1610053
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2009
publisher Springer
record_format invenio
spelling cern-16100532021-04-21T22:15:39Zhttp://cds.cern.ch/record/1610053engDiehl, PThe Gm/Id methodology, a sizing tool for low-voltage analog CMOS circuitsEngineeringIC designers appraise currently MOS transistor geometries and currents to compromise objectives like gain-bandwidth, slew-rate, dynamic range, noise, non-linear distortion, etc. Making optimal choices is a difficult task. How to minimize for instance the power consumption of an operational amplifier without too much penalty regarding area while keeping the gain-bandwidth unaffected in the same time? Moderate inversion yields high gains, but the concomitant area increase adds parasitics that restrict bandwidth. Which methodology to use in order to come across the best compromise(s)? Is synthesiSpringeroai:cds.cern.ch:16100532009
spellingShingle Engineering
Diehl, P
The Gm/Id methodology, a sizing tool for low-voltage analog CMOS circuits
title The Gm/Id methodology, a sizing tool for low-voltage analog CMOS circuits
title_full The Gm/Id methodology, a sizing tool for low-voltage analog CMOS circuits
title_fullStr The Gm/Id methodology, a sizing tool for low-voltage analog CMOS circuits
title_full_unstemmed The Gm/Id methodology, a sizing tool for low-voltage analog CMOS circuits
title_short The Gm/Id methodology, a sizing tool for low-voltage analog CMOS circuits
title_sort gm/id methodology, a sizing tool for low-voltage analog cmos circuits
topic Engineering
url http://cds.cern.ch/record/1610053
work_keys_str_mv AT diehlp thegmidmethodologyasizingtoolforlowvoltageanalogcmoscircuits
AT diehlp gmidmethodologyasizingtoolforlowvoltageanalogcmoscircuits