Cargando…

A PCIe Gen3 based readout for the LHCb upgrade

The architecture of the data acquisition system foreseen for the LHCb upgrade, to be installed by 2018, is devised to readout events trigger-less, synchronously with the LHC bunch crossing rate at 40 MHz. Within this approach the readout boards act as a bridge between the front-end electronics and t...

Descripción completa

Detalles Bibliográficos
Autores principales: Bellato, M, Collazuol, G, D’Antone, I, Durante, P, Galli, D, Jost, B, Lax, I, Liu, G, Marconi, U, Neufeld, N, Schwemmer, R, Vagnoni, V
Lenguaje:eng
Publicado: 2013
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1742-6596/513/1/012023
http://cds.cern.ch/record/1626795
_version_ 1780933798552141824
author Bellato, M
Collazuol, G
D’Antone, I
Durante, P
Galli, D
Jost, B
Lax, I
Liu, G
Marconi, U
Neufeld, N
Schwemmer, R
Vagnoni, V
author_facet Bellato, M
Collazuol, G
D’Antone, I
Durante, P
Galli, D
Jost, B
Lax, I
Liu, G
Marconi, U
Neufeld, N
Schwemmer, R
Vagnoni, V
author_sort Bellato, M
collection CERN
description The architecture of the data acquisition system foreseen for the LHCb upgrade, to be installed by 2018, is devised to readout events trigger-less, synchronously with the LHC bunch crossing rate at 40 MHz. Within this approach the readout boards act as a bridge between the front-end electronics and the High Level Trigger (HLT) computing farm. The readout board baseline ATCA-based design requires dedicated crates and foresees the implementation of a local area network protocol directly in the readout board FPGAs. The alternative solution proposed here consists in building the readout boards as PCIe peripherals of the event-builder servers. The main architectural advantage is that protocol and link-technology of the event-builder can be left open until very late, to profit from the most cost-effective industry technology available at the time of the LHC LS2.
id cern-1626795
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2013
record_format invenio
spelling cern-16267952019-09-30T06:29:59Zdoi:10.1088/1742-6596/513/1/012023http://cds.cern.ch/record/1626795engBellato, MCollazuol, GD’Antone, IDurante, PGalli, DJost, BLax, ILiu, GMarconi, UNeufeld, NSchwemmer, RVagnoni, VA PCIe Gen3 based readout for the LHCb upgradeComputing and ComputersThe architecture of the data acquisition system foreseen for the LHCb upgrade, to be installed by 2018, is devised to readout events trigger-less, synchronously with the LHC bunch crossing rate at 40 MHz. Within this approach the readout boards act as a bridge between the front-end electronics and the High Level Trigger (HLT) computing farm. The readout board baseline ATCA-based design requires dedicated crates and foresees the implementation of a local area network protocol directly in the readout board FPGAs. The alternative solution proposed here consists in building the readout boards as PCIe peripherals of the event-builder servers. The main architectural advantage is that protocol and link-technology of the event-builder can be left open until very late, to profit from the most cost-effective industry technology available at the time of the LHC LS2.LHCb-PROC-2013-069CERN-LHCb-PROC-2013-069oai:cds.cern.ch:16267952013-11-11
spellingShingle Computing and Computers
Bellato, M
Collazuol, G
D’Antone, I
Durante, P
Galli, D
Jost, B
Lax, I
Liu, G
Marconi, U
Neufeld, N
Schwemmer, R
Vagnoni, V
A PCIe Gen3 based readout for the LHCb upgrade
title A PCIe Gen3 based readout for the LHCb upgrade
title_full A PCIe Gen3 based readout for the LHCb upgrade
title_fullStr A PCIe Gen3 based readout for the LHCb upgrade
title_full_unstemmed A PCIe Gen3 based readout for the LHCb upgrade
title_short A PCIe Gen3 based readout for the LHCb upgrade
title_sort pcie gen3 based readout for the lhcb upgrade
topic Computing and Computers
url https://dx.doi.org/10.1088/1742-6596/513/1/012023
http://cds.cern.ch/record/1626795
work_keys_str_mv AT bellatom apciegen3basedreadoutforthelhcbupgrade
AT collazuolg apciegen3basedreadoutforthelhcbupgrade
AT dantonei apciegen3basedreadoutforthelhcbupgrade
AT durantep apciegen3basedreadoutforthelhcbupgrade
AT gallid apciegen3basedreadoutforthelhcbupgrade
AT jostb apciegen3basedreadoutforthelhcbupgrade
AT laxi apciegen3basedreadoutforthelhcbupgrade
AT liug apciegen3basedreadoutforthelhcbupgrade
AT marconiu apciegen3basedreadoutforthelhcbupgrade
AT neufeldn apciegen3basedreadoutforthelhcbupgrade
AT schwemmerr apciegen3basedreadoutforthelhcbupgrade
AT vagnoniv apciegen3basedreadoutforthelhcbupgrade
AT bellatom pciegen3basedreadoutforthelhcbupgrade
AT collazuolg pciegen3basedreadoutforthelhcbupgrade
AT dantonei pciegen3basedreadoutforthelhcbupgrade
AT durantep pciegen3basedreadoutforthelhcbupgrade
AT gallid pciegen3basedreadoutforthelhcbupgrade
AT jostb pciegen3basedreadoutforthelhcbupgrade
AT laxi pciegen3basedreadoutforthelhcbupgrade
AT liug pciegen3basedreadoutforthelhcbupgrade
AT marconiu pciegen3basedreadoutforthelhcbupgrade
AT neufeldn pciegen3basedreadoutforthelhcbupgrade
AT schwemmerr pciegen3basedreadoutforthelhcbupgrade
AT vagnoniv pciegen3basedreadoutforthelhcbupgrade