Cargando…
A PCIe Gen3 based readout for the LHCb upgrade
The architecture of the data acquisition system foreseen for the LHCb upgrade, to be installed by 2018, is devised to readout events trigger-less, synchronously with the LHC bunch crossing rate at 40 MHz. Within this approach the readout boards act as a bridge between the front-end electronics and t...
Autores principales: | Bellato, M, Collazuol, G, D’Antone, I, Durante, P, Galli, D, Jost, B, Lax, I, Liu, G, Marconi, U, Neufeld, N, Schwemmer, R, Vagnoni, V |
---|---|
Lenguaje: | eng |
Publicado: |
2013
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1088/1742-6596/513/1/012023 http://cds.cern.ch/record/1626795 |
Ejemplares similares
-
A PCIe GEn3 based readout for the LHCb upgrade
por: Marconi, U, et al.
Publicado: (2013) -
100Gbps PCI-express readout for the LHCb upgrade
por: Durante, Paolo, et al.
Publicado: (2014) -
100 Gbps PCI-Express Readout for the LHCb Upgrade
por: Durante, Paolo, et al.
Publicado: (2015) -
100 Gbps PCI-Express readout for the LHCb upgrade
por: Durante, Paolo, et al.
Publicado: (2015) -
YARR - A PCIe based readout concept for current and future ATLAS Pixel modules
por: Heim, Timon
Publicado: (2017)