Cargando…

Designing 2D and 3D network-on-chip architectures

This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect.  It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools.  Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms,...

Descripción completa

Detalles Bibliográficos
Autores principales: Tatas, Konstantinos, Siozios, Kostas, Soudris, Dimitrios, Jantsch, Axel
Lenguaje:eng
Publicado: Springer 2014
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-1-4614-4274-5
http://cds.cern.ch/record/1627006
_version_ 1780933827325067264
author Tatas, Konstantinos
Siozios, Kostas
Soudris, Dimitrios
Jantsch, Axel
author_facet Tatas, Konstantinos
Siozios, Kostas
Soudris, Dimitrios
Jantsch, Axel
author_sort Tatas, Konstantinos
collection CERN
description This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect.  It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools.  Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms, NoC router design, NoC-based system integration, verification and testing, and NoC reliabilty.  Case studies are used to illuminate new design methodologies.  ·         Describes essential theory, practice and state-of-the-art applications of 2D and 3D Network-on-Chip interconnect; ·         Enables readers to exploit parallelism in processor architecture, with interconnect design that is efficient in terms of energy and performance; ·         Covers topics not available in other books, such as NoC and distributed memory organization, dynamic memory management and abstract data type support in many-core platforms, and distributed hierarchical power management.
id cern-1627006
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2014
publisher Springer
record_format invenio
spelling cern-16270062021-04-21T21:38:50Zdoi:10.1007/978-1-4614-4274-5http://cds.cern.ch/record/1627006engTatas, KonstantinosSiozios, KostasSoudris, DimitriosJantsch, AxelDesigning 2D and 3D network-on-chip architecturesEngineeringThis book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect.  It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools.  Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms, NoC router design, NoC-based system integration, verification and testing, and NoC reliabilty.  Case studies are used to illuminate new design methodologies.  ·         Describes essential theory, practice and state-of-the-art applications of 2D and 3D Network-on-Chip interconnect; ·         Enables readers to exploit parallelism in processor architecture, with interconnect design that is efficient in terms of energy and performance; ·         Covers topics not available in other books, such as NoC and distributed memory organization, dynamic memory management and abstract data type support in many-core platforms, and distributed hierarchical power management.Springeroai:cds.cern.ch:16270062014
spellingShingle Engineering
Tatas, Konstantinos
Siozios, Kostas
Soudris, Dimitrios
Jantsch, Axel
Designing 2D and 3D network-on-chip architectures
title Designing 2D and 3D network-on-chip architectures
title_full Designing 2D and 3D network-on-chip architectures
title_fullStr Designing 2D and 3D network-on-chip architectures
title_full_unstemmed Designing 2D and 3D network-on-chip architectures
title_short Designing 2D and 3D network-on-chip architectures
title_sort designing 2d and 3d network-on-chip architectures
topic Engineering
url https://dx.doi.org/10.1007/978-1-4614-4274-5
http://cds.cern.ch/record/1627006
work_keys_str_mv AT tataskonstantinos designing2dand3dnetworkonchiparchitectures
AT siozioskostas designing2dand3dnetworkonchiparchitectures
AT soudrisdimitrios designing2dand3dnetworkonchiparchitectures
AT jantschaxel designing2dand3dnetworkonchiparchitectures