Cargando…

Source-synchronous networks-on-chip: circuit and architectural interconnect modeling

This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how...

Descripción completa

Detalles Bibliográficos
Autores principales: Mandal, Ayan, Khatri, Sunil P, Mahapatra, Rabi
Lenguaje:eng
Publicado: Springer 2014
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-1-4614-9405-8
http://cds.cern.ch/record/1635093
_version_ 1780934502605914112
author Mandal, Ayan
Khatri, Sunil P
Mahapatra, Rabi
author_facet Mandal, Ayan
Khatri, Sunil P
Mahapatra, Rabi
author_sort Mandal, Ayan
collection CERN
description This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized.  Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.   • Describes novel methods for high-speed network-on-chip (NoC) design; • Enables readers to understand NoC design from both circuit and architectural levels; • Provides circuit-level details of the NoC (including clocking, router design), along with a high-speed, resonant clocking style which is used in the NoC; • Includes architectural simulations of the NoC, demonstrating significantly superior performance over the state-of-the-art.
id cern-1635093
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2014
publisher Springer
record_format invenio
spelling cern-16350932021-04-21T21:30:16Zdoi:10.1007/978-1-4614-9405-8http://cds.cern.ch/record/1635093engMandal, AyanKhatri, Sunil PMahapatra, RabiSource-synchronous networks-on-chip: circuit and architectural interconnect modelingEngineeringThis book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized.  Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.   • Describes novel methods for high-speed network-on-chip (NoC) design; • Enables readers to understand NoC design from both circuit and architectural levels; • Provides circuit-level details of the NoC (including clocking, router design), along with a high-speed, resonant clocking style which is used in the NoC; • Includes architectural simulations of the NoC, demonstrating significantly superior performance over the state-of-the-art.Springeroai:cds.cern.ch:16350932014
spellingShingle Engineering
Mandal, Ayan
Khatri, Sunil P
Mahapatra, Rabi
Source-synchronous networks-on-chip: circuit and architectural interconnect modeling
title Source-synchronous networks-on-chip: circuit and architectural interconnect modeling
title_full Source-synchronous networks-on-chip: circuit and architectural interconnect modeling
title_fullStr Source-synchronous networks-on-chip: circuit and architectural interconnect modeling
title_full_unstemmed Source-synchronous networks-on-chip: circuit and architectural interconnect modeling
title_short Source-synchronous networks-on-chip: circuit and architectural interconnect modeling
title_sort source-synchronous networks-on-chip: circuit and architectural interconnect modeling
topic Engineering
url https://dx.doi.org/10.1007/978-1-4614-9405-8
http://cds.cern.ch/record/1635093
work_keys_str_mv AT mandalayan sourcesynchronousnetworksonchipcircuitandarchitecturalinterconnectmodeling
AT khatrisunilp sourcesynchronousnetworksonchipcircuitandarchitecturalinterconnectmodeling
AT mahapatrarabi sourcesynchronousnetworksonchipcircuitandarchitecturalinterconnectmodeling