Cargando…

Development of scalable frequency and power Phase-Locked Loop in 130nm CMOS technology

The design and measurements results of a prototype very low power Phase-Locked Loop (PLL) ASIC for applications in readout systems of particle physics detectors are presented. The PLL was fabricated in 130 nm CMOS technology. It was designed and simulated for frequency range 10 MHz–3.5 GHz. Four div...

Descripción completa

Detalles Bibliográficos
Autores principales: Firlej, M, Fiutowski, T, Idzik, M, Moron, J, Swientek, K
Formato: info:eu-repo/semantics/article
Lenguaje:eng
Publicado: JINST 2014
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1748-0221/9/02/C02006
http://cds.cern.ch/record/1693655