Cargando…

The hardware implementation of the CERN SPS ultrafast feedback processor demonstrator

An ultrafast 4GSa/s transverse feedback processor has been developed for proof-of-concept studies of feedback control of e-cloud driven and transverse mode coupled intra-bunch instabilities in the CERN SPS. This system consists of a high-speed ADC on the front end and equally fast DAC on the ba...

Descripción completa

Detalles Bibliográficos
Autores principales: Dusakto, J E, Cesaratto, J M, Fox, J D, Olsen, J, Rivetta, C H, Höfle, W
Lenguaje:eng
Publicado: 2013
Materias:
Acceso en línea:http://cds.cern.ch/record/1743024
_version_ 1780942763397742592
author Dusakto, J E
Cesaratto, J M
Fox, J D
Olsen, J
Rivetta, C H
Höfle, W
author_facet Dusakto, J E
Cesaratto, J M
Fox, J D
Olsen, J
Rivetta, C H
Höfle, W
author_sort Dusakto, J E
collection CERN
description An ultrafast 4GSa/s transverse feedback processor has been developed for proof-of-concept studies of feedback control of e-cloud driven and transverse mode coupled intra-bunch instabilities in the CERN SPS. This system consists of a high-speed ADC on the front end and equally fast DAC on the back end. All control and signal processing is implemented in FPGA logic. This system is capable of taking up to 16 sample slices across a single SPS bunch and processing each slice individually within a reconfigurable signal processor. This demonstrator system is a rapidly developed prototype, consisting of both commercial and custom-design components. It can stabilize the motion of a single particle bunch using closed loop feedback. The system can also run open loop as a high-speed arbitrary waveform generator and contains diagnostic features including a special ADC snapshot capture memory. This paper describes the overall system, the feedback processor and focuses on the hardware architecture, design and implementation.
id cern-1743024
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2013
record_format invenio
spelling cern-17430242022-08-17T13:31:56Zhttp://cds.cern.ch/record/1743024engDusakto, J ECesaratto, J MFox, J DOlsen, JRivetta, C HHöfle, WThe hardware implementation of the CERN SPS ultrafast feedback processor demonstratorAccelerators and Storage RingsAn ultrafast 4GSa/s transverse feedback processor has been developed for proof-of-concept studies of feedback control of e-cloud driven and transverse mode coupled intra-bunch instabilities in the CERN SPS. This system consists of a high-speed ADC on the front end and equally fast DAC on the back end. All control and signal processing is implemented in FPGA logic. This system is capable of taking up to 16 sample slices across a single SPS bunch and processing each slice individually within a reconfigurable signal processor. This demonstrator system is a rapidly developed prototype, consisting of both commercial and custom-design components. It can stabilize the motion of a single particle bunch using closed loop feedback. The system can also run open loop as a high-speed arbitrary waveform generator and contains diagnostic features including a special ADC snapshot capture memory. This paper describes the overall system, the feedback processor and focuses on the hardware architecture, design and implementation.oai:cds.cern.ch:17430242013
spellingShingle Accelerators and Storage Rings
Dusakto, J E
Cesaratto, J M
Fox, J D
Olsen, J
Rivetta, C H
Höfle, W
The hardware implementation of the CERN SPS ultrafast feedback processor demonstrator
title The hardware implementation of the CERN SPS ultrafast feedback processor demonstrator
title_full The hardware implementation of the CERN SPS ultrafast feedback processor demonstrator
title_fullStr The hardware implementation of the CERN SPS ultrafast feedback processor demonstrator
title_full_unstemmed The hardware implementation of the CERN SPS ultrafast feedback processor demonstrator
title_short The hardware implementation of the CERN SPS ultrafast feedback processor demonstrator
title_sort hardware implementation of the cern sps ultrafast feedback processor demonstrator
topic Accelerators and Storage Rings
url http://cds.cern.ch/record/1743024
work_keys_str_mv AT dusaktoje thehardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT cesarattojm thehardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT foxjd thehardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT olsenj thehardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT rivettach thehardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT hoflew thehardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT dusaktoje hardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT cesarattojm hardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT foxjd hardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT olsenj hardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT rivettach hardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator
AT hoflew hardwareimplementationofthecernspsultrafastfeedbackprocessordemonstrator