Cargando…
Hybrid fault tolerance techniques to detect transient faults in embedded processors
This book describes fault tolerance techniques based on software and hardware to create hybrid techniques. They are able to reduce overall performance degradation and increase error detection when associated with applications implemented in embedded processors. Coverage begins with an extensive disc...
Autores principales: | , , |
---|---|
Lenguaje: | eng |
Publicado: |
Springer
2014
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1007/978-3-319-06340-9 http://cds.cern.ch/record/1747988 |
_version_ | 1780942957252182016 |
---|---|
author | Azambuja, José Rodrigo Kastensmidt, Fernanda Becker, Jürgen |
author_facet | Azambuja, José Rodrigo Kastensmidt, Fernanda Becker, Jürgen |
author_sort | Azambuja, José Rodrigo |
collection | CERN |
description | This book describes fault tolerance techniques based on software and hardware to create hybrid techniques. They are able to reduce overall performance degradation and increase error detection when associated with applications implemented in embedded processors. Coverage begins with an extensive discussion of the current state-of-the-art in fault tolerance techniques. The authors then discuss the best trade-off between software-based and hardware-based techniques and introduce novel hybrid techniques. Proposed techniques increase existing fault detection rates up to 100%, while maintaining low performance overheads in area and application execution time. • Discusses the effects of radiation on modern integrated circuits; • Provides a comprehensive overview of state-of-the art fault tolerance techniques based on software, hardware, and hybrid techniques; • Introduces novel hybrid fault tolerance techniques for reconfigurable FPGAs and ASICs; • Performs fault injection campaigns by simulation, bitstream fault injection, and radiation experiments; • Enables readers to use techniques with lower performance degradation, area occupation, and memory usage. |
id | cern-1747988 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2014 |
publisher | Springer |
record_format | invenio |
spelling | cern-17479882021-04-21T20:56:02Zdoi:10.1007/978-3-319-06340-9http://cds.cern.ch/record/1747988engAzambuja, José RodrigoKastensmidt, FernandaBecker, JürgenHybrid fault tolerance techniques to detect transient faults in embedded processorsEngineeringThis book describes fault tolerance techniques based on software and hardware to create hybrid techniques. They are able to reduce overall performance degradation and increase error detection when associated with applications implemented in embedded processors. Coverage begins with an extensive discussion of the current state-of-the-art in fault tolerance techniques. The authors then discuss the best trade-off between software-based and hardware-based techniques and introduce novel hybrid techniques. Proposed techniques increase existing fault detection rates up to 100%, while maintaining low performance overheads in area and application execution time. • Discusses the effects of radiation on modern integrated circuits; • Provides a comprehensive overview of state-of-the art fault tolerance techniques based on software, hardware, and hybrid techniques; • Introduces novel hybrid fault tolerance techniques for reconfigurable FPGAs and ASICs; • Performs fault injection campaigns by simulation, bitstream fault injection, and radiation experiments; • Enables readers to use techniques with lower performance degradation, area occupation, and memory usage.Springeroai:cds.cern.ch:17479882014 |
spellingShingle | Engineering Azambuja, José Rodrigo Kastensmidt, Fernanda Becker, Jürgen Hybrid fault tolerance techniques to detect transient faults in embedded processors |
title | Hybrid fault tolerance techniques to detect transient faults in embedded processors |
title_full | Hybrid fault tolerance techniques to detect transient faults in embedded processors |
title_fullStr | Hybrid fault tolerance techniques to detect transient faults in embedded processors |
title_full_unstemmed | Hybrid fault tolerance techniques to detect transient faults in embedded processors |
title_short | Hybrid fault tolerance techniques to detect transient faults in embedded processors |
title_sort | hybrid fault tolerance techniques to detect transient faults in embedded processors |
topic | Engineering |
url | https://dx.doi.org/10.1007/978-3-319-06340-9 http://cds.cern.ch/record/1747988 |
work_keys_str_mv | AT azambujajoserodrigo hybridfaulttolerancetechniquestodetecttransientfaultsinembeddedprocessors AT kastensmidtfernanda hybridfaulttolerancetechniquestodetecttransientfaultsinembeddedprocessors AT beckerjurgen hybridfaulttolerancetechniquestodetecttransientfaultsinembeddedprocessors |