Cargando…

SEU tolerant memory design for the ATLAS pixel readout chip

The FE-I4 chip for the B-layer upgrade is designed in a 130 nm CMOS process. For this design, configuration memories are based on the DICE latches where layout considerations are followed to improve the tolerance to SEU. Tests have shown that DICE latches for which layout approaches are adopted are...

Descripción completa

Detalles Bibliográficos
Autores principales: Menouni, M, Arutinov, D, Backhaus, M, Barbero, M, Beccherle, R, Breugnon, P, Caminada, L, Dube, S, Darbo, G, Fleury, J, Fougeron, D, Garcia-Sciveres, M, Gensolen, F, Gnani, D, Gonella, L, Gromov, V, Hemperek, T, Jensen, F, karagounis, M, Kluit, R, Krüger, G, Kruth, A, Lu, Y, Mekkaoui, A, Rozanov, A, Schipper, J.D, Zivkovic, V
Formato: info:eu-repo/semantics/article
Lenguaje:eng
Publicado: JINST 2013
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1748-0221/8/02/C02026
http://cds.cern.ch/record/1997618
_version_ 1780945902740963328
author Menouni, M
Arutinov, D
Backhaus, M
Barbero, M
Beccherle, R
Breugnon, P
Caminada, L
Dube, S
Darbo, G
Fleury, J
Fougeron, D
Garcia-Sciveres, M
Gensolen, F
Gnani, D
Gonella, L
Gromov, V
Hemperek, T
Jensen, F
karagounis, M
Kluit, R
Krüger, G
Kruth, A
Lu, Y
Mekkaoui, A
Rozanov, A
Schipper, J.D
Zivkovic, V
author_facet Menouni, M
Arutinov, D
Backhaus, M
Barbero, M
Beccherle, R
Breugnon, P
Caminada, L
Dube, S
Darbo, G
Fleury, J
Fougeron, D
Garcia-Sciveres, M
Gensolen, F
Gnani, D
Gonella, L
Gromov, V
Hemperek, T
Jensen, F
karagounis, M
Kluit, R
Krüger, G
Kruth, A
Lu, Y
Mekkaoui, A
Rozanov, A
Schipper, J.D
Zivkovic, V
author_sort Menouni, M
collection CERN
description The FE-I4 chip for the B-layer upgrade is designed in a 130 nm CMOS process. For this design, configuration memories are based on the DICE latches where layout considerations are followed to improve the tolerance to SEU. Tests have shown that DICE latches for which layout approaches are adopted are 30 times more tolerant to SEU than the standard DICE latches. To prepare for the new pixel readout chip planned for the future upgrades, a prototype chip containing 512 pixels has been designed in a 65 nm CMOS process and a new approach is adopted for SEU tolerant latches. Results in terms of SEU and TID tolerance are presented.
format info:eu-repo/semantics/article
id cern-1997618
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2013
publisher JINST
record_format invenio
spelling cern-19976182022-08-10T21:09:12Z doi:10.1088/1748-0221/8/02/C02026 http://cds.cern.ch/record/1997618 eng Menouni, M Arutinov, D Backhaus, M Barbero, M Beccherle, R Breugnon, P Caminada, L Dube, S Darbo, G Fleury, J Fougeron, D Garcia-Sciveres, M Gensolen, F Gnani, D Gonella, L Gromov, V Hemperek, T Jensen, F karagounis, M Kluit, R Krüger, G Kruth, A Lu, Y Mekkaoui, A Rozanov, A Schipper, J.D Zivkovic, V SEU tolerant memory design for the ATLAS pixel readout chip Detectors and Experimental Techniques 3: Microelectronics and interconnection technology 3.3: Shareable IP Blocks for HEP The FE-I4 chip for the B-layer upgrade is designed in a 130 nm CMOS process. For this design, configuration memories are based on the DICE latches where layout considerations are followed to improve the tolerance to SEU. Tests have shown that DICE latches for which layout approaches are adopted are 30 times more tolerant to SEU than the standard DICE latches. To prepare for the new pixel readout chip planned for the future upgrades, a prototype chip containing 512 pixels has been designed in a 65 nm CMOS process and a new approach is adopted for SEU tolerant latches. Results in terms of SEU and TID tolerance are presented. info:eu-repo/grantAgreement/EC/FP7/262025 info:eu-repo/semantics/openAccess Education Level info:eu-repo/semantics/article http://cds.cern.ch/record/1997618 JINST JINST, (2013) pp. C02026 2013
spellingShingle Detectors and Experimental Techniques
3: Microelectronics and interconnection technology
3.3: Shareable IP Blocks for HEP
Menouni, M
Arutinov, D
Backhaus, M
Barbero, M
Beccherle, R
Breugnon, P
Caminada, L
Dube, S
Darbo, G
Fleury, J
Fougeron, D
Garcia-Sciveres, M
Gensolen, F
Gnani, D
Gonella, L
Gromov, V
Hemperek, T
Jensen, F
karagounis, M
Kluit, R
Krüger, G
Kruth, A
Lu, Y
Mekkaoui, A
Rozanov, A
Schipper, J.D
Zivkovic, V
SEU tolerant memory design for the ATLAS pixel readout chip
title SEU tolerant memory design for the ATLAS pixel readout chip
title_full SEU tolerant memory design for the ATLAS pixel readout chip
title_fullStr SEU tolerant memory design for the ATLAS pixel readout chip
title_full_unstemmed SEU tolerant memory design for the ATLAS pixel readout chip
title_short SEU tolerant memory design for the ATLAS pixel readout chip
title_sort seu tolerant memory design for the atlas pixel readout chip
topic Detectors and Experimental Techniques
3: Microelectronics and interconnection technology
3.3: Shareable IP Blocks for HEP
url https://dx.doi.org/10.1088/1748-0221/8/02/C02026
http://cds.cern.ch/record/1997618
http://cds.cern.ch/record/1997618
work_keys_str_mv AT menounim seutolerantmemorydesignfortheatlaspixelreadoutchip
AT arutinovd seutolerantmemorydesignfortheatlaspixelreadoutchip
AT backhausm seutolerantmemorydesignfortheatlaspixelreadoutchip
AT barberom seutolerantmemorydesignfortheatlaspixelreadoutchip
AT beccherler seutolerantmemorydesignfortheatlaspixelreadoutchip
AT breugnonp seutolerantmemorydesignfortheatlaspixelreadoutchip
AT caminadal seutolerantmemorydesignfortheatlaspixelreadoutchip
AT dubes seutolerantmemorydesignfortheatlaspixelreadoutchip
AT darbog seutolerantmemorydesignfortheatlaspixelreadoutchip
AT fleuryj seutolerantmemorydesignfortheatlaspixelreadoutchip
AT fougerond seutolerantmemorydesignfortheatlaspixelreadoutchip
AT garciasciveresm seutolerantmemorydesignfortheatlaspixelreadoutchip
AT gensolenf seutolerantmemorydesignfortheatlaspixelreadoutchip
AT gnanid seutolerantmemorydesignfortheatlaspixelreadoutchip
AT gonellal seutolerantmemorydesignfortheatlaspixelreadoutchip
AT gromovv seutolerantmemorydesignfortheatlaspixelreadoutchip
AT hemperekt seutolerantmemorydesignfortheatlaspixelreadoutchip
AT jensenf seutolerantmemorydesignfortheatlaspixelreadoutchip
AT karagounism seutolerantmemorydesignfortheatlaspixelreadoutchip
AT kluitr seutolerantmemorydesignfortheatlaspixelreadoutchip
AT krugerg seutolerantmemorydesignfortheatlaspixelreadoutchip
AT krutha seutolerantmemorydesignfortheatlaspixelreadoutchip
AT luy seutolerantmemorydesignfortheatlaspixelreadoutchip
AT mekkaouia seutolerantmemorydesignfortheatlaspixelreadoutchip
AT rozanova seutolerantmemorydesignfortheatlaspixelreadoutchip
AT schipperjd seutolerantmemorydesignfortheatlaspixelreadoutchip
AT zivkovicv seutolerantmemorydesignfortheatlaspixelreadoutchip