Cargando…
SEU tolerant memory design for the ATLAS pixel readout chip
The FE-I4 chip for the B-layer upgrade is designed in a 130 nm CMOS process. For this design, configuration memories are based on the DICE latches where layout considerations are followed to improve the tolerance to SEU. Tests have shown that DICE latches for which layout approaches are adopted are...
Autores principales: | Menouni, M, Arutinov, D, Backhaus, M, Barbero, M, Beccherle, R, Breugnon, P, Caminada, L, Dube, S, Darbo, G, Fleury, J, Fougeron, D, Garcia-Sciveres, M, Gensolen, F, Gnani, D, Gonella, L, Gromov, V, Hemperek, T, Jensen, F, karagounis, M, Kluit, R, Krüger, G, Kruth, A, Lu, Y, Mekkaoui, A, Rozanov, A, Schipper, J.D, Zivkovic, V |
---|---|
Formato: | info:eu-repo/semantics/article |
Lenguaje: | eng |
Publicado: |
JINST
2013
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1088/1748-0221/8/02/C02026 http://cds.cern.ch/record/1997618 |
Ejemplares similares
-
The FE-I4 pixel readout system-on-chip resubmission for the insertable B-Layer project
por: Zivkovic, V, et al.
Publicado: (2012) -
Pixel front-end development in 65 nm CMOS technology
por: Havránek, M, et al.
Publicado: (2014) -
Prototype of a gigabit data transmitter in 65 nm CMOS for DEPFET pixel detectors at Belle-II
por: Kishishita, T, et al.
Publicado: (2013) -
A 10MS/s 8-bit charge-redistribution ADC for hybrid pixel applications in 65m CMOS
por: Kishishita, T, et al.
Publicado: (2013) -
The RD53 Collaboration's SystemVerilog-UVM Simulation Framework and its General Applicability to Design of Advanced Pixel Readout Chips
por: Marconi, S., et al.
Publicado: (2014)