Cargando…

Digital column readout architectures for hybrid pixel detector readout chips

In this paper, two digital column architectures suitable for sparse readout of data from a pixel matrix in trigger-less applications are presented. Each architecture reads out a pixel matrix of 256 x 256 pixels with a pixel pitch of 55 µm. The first architecture has been implemented in the Timepix3...

Descripción completa

Detalles Bibliográficos
Autores principales: Poikela, T, Plosila, J, Westerlund, T, Buytaert, J, Campbell, M, De Gaspari, M, Llopart, X, Wyllie, K, Gromov, V, Kluit, R, van Beuzekom, M, Zappon, F, Zivkovic, V, Brezina, C, Desch, K, Fu, Y, Kruth, A
Formato: info:eu-repo/semantics/article
Lenguaje:eng
Publicado: JINST 2014
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1748-0221/9/01/C01007
http://cds.cern.ch/record/1997649
_version_ 1780945904702849024
author Poikela, T
Plosila, J
Westerlund, T
Buytaert, J
Campbell, M
De Gaspari, M
Llopart, X
Wyllie, K
Gromov, V
Kluit, R
van Beuzekom, M
Zappon, F
Zivkovic, V
Brezina, C
Desch, K
Fu, Y
Kruth, A
author_facet Poikela, T
Plosila, J
Westerlund, T
Buytaert, J
Campbell, M
De Gaspari, M
Llopart, X
Wyllie, K
Gromov, V
Kluit, R
van Beuzekom, M
Zappon, F
Zivkovic, V
Brezina, C
Desch, K
Fu, Y
Kruth, A
author_sort Poikela, T
collection CERN
description In this paper, two digital column architectures suitable for sparse readout of data from a pixel matrix in trigger-less applications are presented. Each architecture reads out a pixel matrix of 256 x 256 pixels with a pixel pitch of 55 µm. The first architecture has been implemented in the Timepix3 chip, and this is presented together with initial measurements. Simulation results and measured data are compared. The second architecture has been designed for Velopix, a readout chip planned for the LHCb VELO upgrade. Unlike Timepix3, this has to be tolerant to radiation-induced single-event effects. Results from post-layout simulations are shown with the circuit architectures.
format info:eu-repo/semantics/article
id cern-1997649
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2014
publisher JINST
record_format invenio
spelling cern-19976492019-09-30T06:29:59Z doi:10.1088/1748-0221/9/01/C01007 http://cds.cern.ch/record/1997649 eng Poikela, T Plosila, J Westerlund, T Buytaert, J Campbell, M De Gaspari, M Llopart, X Wyllie, K Gromov, V Kluit, R van Beuzekom, M Zappon, F Zivkovic, V Brezina, C Desch, K Fu, Y Kruth, A Digital column readout architectures for hybrid pixel detector readout chips Detectors and Experimental Techniques 9: Advanced infrastructures for detector R&D 9.2: Gaseous Detector Facilities In this paper, two digital column architectures suitable for sparse readout of data from a pixel matrix in trigger-less applications are presented. Each architecture reads out a pixel matrix of 256 x 256 pixels with a pixel pitch of 55 µm. The first architecture has been implemented in the Timepix3 chip, and this is presented together with initial measurements. Simulation results and measured data are compared. The second architecture has been designed for Velopix, a readout chip planned for the LHCb VELO upgrade. Unlike Timepix3, this has to be tolerant to radiation-induced single-event effects. Results from post-layout simulations are shown with the circuit architectures. info:eu-repo/grantAgreement/EC/FP7/262025 info:eu-repo/semantics/openAccess Education Level info:eu-repo/semantics/article http://cds.cern.ch/record/1997649 JINST JINST, (2014) pp. C01007 2014
spellingShingle Detectors and Experimental Techniques
9: Advanced infrastructures for detector R&D
9.2: Gaseous Detector Facilities
Poikela, T
Plosila, J
Westerlund, T
Buytaert, J
Campbell, M
De Gaspari, M
Llopart, X
Wyllie, K
Gromov, V
Kluit, R
van Beuzekom, M
Zappon, F
Zivkovic, V
Brezina, C
Desch, K
Fu, Y
Kruth, A
Digital column readout architectures for hybrid pixel detector readout chips
title Digital column readout architectures for hybrid pixel detector readout chips
title_full Digital column readout architectures for hybrid pixel detector readout chips
title_fullStr Digital column readout architectures for hybrid pixel detector readout chips
title_full_unstemmed Digital column readout architectures for hybrid pixel detector readout chips
title_short Digital column readout architectures for hybrid pixel detector readout chips
title_sort digital column readout architectures for hybrid pixel detector readout chips
topic Detectors and Experimental Techniques
9: Advanced infrastructures for detector R&D
9.2: Gaseous Detector Facilities
url https://dx.doi.org/10.1088/1748-0221/9/01/C01007
http://cds.cern.ch/record/1997649
http://cds.cern.ch/record/1997649
work_keys_str_mv AT poikelat digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT plosilaj digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT westerlundt digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT buytaertj digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT campbellm digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT degasparim digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT llopartx digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT wylliek digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT gromovv digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT kluitr digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT vanbeuzekomm digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT zapponf digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT zivkovicv digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT brezinac digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT deschk digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT fuy digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips
AT krutha digitalcolumnreadoutarchitecturesforhybridpixeldetectorreadoutchips