Cargando…

Electromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanoCMOS

This book describes new and effective methodologies for modeling, analyzing and mitigating cell-internal signal electromigration in nanoCMOS, with significant circuit lifetime improvements and no impact on performance, area and power. The authors are the first to analyze and propose a solution for t...

Descripción completa

Detalles Bibliográficos
Autores principales: Posser, Gracieli, Sapatnekar, Sachin S, Reis, Ricardo
Lenguaje:eng
Publicado: Springer 2017
Materias:
Acceso en línea:https://dx.doi.org/10.1007/978-3-319-48899-8
http://cds.cern.ch/record/2240495
_version_ 1780953063462273024
author Posser, Gracieli
Sapatnekar, Sachin S
Reis, Ricardo
author_facet Posser, Gracieli
Sapatnekar, Sachin S
Reis, Ricardo
author_sort Posser, Gracieli
collection CERN
description This book describes new and effective methodologies for modeling, analyzing and mitigating cell-internal signal electromigration in nanoCMOS, with significant circuit lifetime improvements and no impact on performance, area and power. The authors are the first to analyze and propose a solution for the electromigration effects inside logic cells of a circuit. They show in this book that an interconnect inside a cell can fail reducing considerably the circuit lifetime and they demonstrate a methodology to optimize the lifetime of circuits, by placing the output, Vdd and Vss pin of the cells in the less critical regions, where the electromigration effects are reduced. Readers will be enabled to apply this methodology only for the critical cells in the circuit, avoiding impact in the circuit delay, area and performance, thus increasing the lifetime of the circuit without loss in other characteristics. .
id cern-2240495
institution Organización Europea para la Investigación Nuclear
language eng
publishDate 2017
publisher Springer
record_format invenio
spelling cern-22404952021-04-21T19:23:57Zdoi:10.1007/978-3-319-48899-8http://cds.cern.ch/record/2240495engPosser, GracieliSapatnekar, Sachin SReis, RicardoElectromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanoCMOSEngineeringThis book describes new and effective methodologies for modeling, analyzing and mitigating cell-internal signal electromigration in nanoCMOS, with significant circuit lifetime improvements and no impact on performance, area and power. The authors are the first to analyze and propose a solution for the electromigration effects inside logic cells of a circuit. They show in this book that an interconnect inside a cell can fail reducing considerably the circuit lifetime and they demonstrate a methodology to optimize the lifetime of circuits, by placing the output, Vdd and Vss pin of the cells in the less critical regions, where the electromigration effects are reduced. Readers will be enabled to apply this methodology only for the critical cells in the circuit, avoiding impact in the circuit delay, area and performance, thus increasing the lifetime of the circuit without loss in other characteristics. .Springeroai:cds.cern.ch:22404952017
spellingShingle Engineering
Posser, Gracieli
Sapatnekar, Sachin S
Reis, Ricardo
Electromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanoCMOS
title Electromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanoCMOS
title_full Electromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanoCMOS
title_fullStr Electromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanoCMOS
title_full_unstemmed Electromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanoCMOS
title_short Electromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanoCMOS
title_sort electromigration inside logic cells: modeling, analyzing and mitigating signal electromigration in nanocmos
topic Engineering
url https://dx.doi.org/10.1007/978-3-319-48899-8
http://cds.cern.ch/record/2240495
work_keys_str_mv AT possergracieli electromigrationinsidelogiccellsmodelinganalyzingandmitigatingsignalelectromigrationinnanocmos
AT sapatnekarsachins electromigrationinsidelogiccellsmodelinganalyzingandmitigatingsignalelectromigrationinnanocmos
AT reisricardo electromigrationinsidelogiccellsmodelinganalyzingandmitigatingsignalelectromigrationinnanocmos