Cargando…
Design and optimisation of low power hybrid pixel array logic for the extreme hit and trigger rates of the Large Hadron Collider upgrade
Digital design of integrated circuits in nanometer technology requires to address several design challenges. Among those, system complexity has to be handled with modern techniques and tools, power density needs to be considered as a major player in design choices (trade-off versus performance), cloc...
Autor principal: | Marconi, Sara |
---|---|
Lenguaje: | eng |
Publicado: |
2018
|
Materias: | |
Acceso en línea: | http://cds.cern.ch/record/2630094 |
Ejemplares similares
-
Low-power optimisation of a pixel array architecture for next generation High Energy Physics detectors
por: Marconi, Sara, et al.
Publicado: (2017) -
The upgraded Pixel Detector of the ATLAS Experiment for Run2 at the Large Hadron Collider
por: Backhaus, Malte
Publicado: (2015) -
The upgraded Pixel Detector of the ATLAS Experiment for Run-II at the Large Hadron Collider
por: Mullier, Geoffrey
Publicado: (2015) -
The upgraded Pixel Detector of the ATLAS Experiment for Run2 at the Large Hadron Collider
por: Backhaus, Malte, et al.
Publicado: (2015) -
The upgraded Pixel Detector of the ATLAS Experiment for Run2 at the Large Hadron Collider
por: Mullier, Geoffrey Andre
Publicado: (2015)