Cargando…
A high-resolution time interpolator based on a delay locked loop and an RC delay line
An architecture for a time interpolation circuit with an rms error of ~25 ps has been developed in a 0.7- mu m CMOS technology. It is based on a delay locked loop (DLL) driven by a 160-MHz reference clock and a passive RC delay line controlled by an autocalibration circuit. Start-up calibration of t...
Autores principales: | , |
---|---|
Lenguaje: | eng |
Publicado: |
1999
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1109/4.792603 http://cds.cern.ch/record/410824 |