Cargando…
A high-speed low-noise transimpedance amplifier in a 025 mum CMOS technology
We present the simulated and measured performance of a transimpedance amplifier designed in a quarter micron CMOS process. Containing only NMOS and PMOS devices, this amplifier can be integrated in any submicron CMOS process. The main feature of this design is the use of a transistor in the feedback...
Autores principales: | , , , , , , |
---|---|
Lenguaje: | eng |
Publicado: |
2003
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1016/S0168-9002(03)01885-0 http://cds.cern.ch/record/725877 |
_version_ | 1780903718065012736 |
---|---|
author | Anelli, G Borer, K Casagrande, L Despeisse, Matthieu Jarron, Pierre Pelloux, Nicolas Saramad, Shahyar |
author_facet | Anelli, G Borer, K Casagrande, L Despeisse, Matthieu Jarron, Pierre Pelloux, Nicolas Saramad, Shahyar |
author_sort | Anelli, G |
collection | CERN |
description | We present the simulated and measured performance of a transimpedance amplifier designed in a quarter micron CMOS process. Containing only NMOS and PMOS devices, this amplifier can be integrated in any submicron CMOS process. The main feature of this design is the use of a transistor in the feedback path instead of a resistor. The circuit has been optimized for reading signals coming from silicon strip detectors with few pF input capacitance. For an input charge of 4fC, an input capacitance of 4pF and a transresistance of 135kOmega, we have measured an output pulse fall time of 3ns and an Equivalent Noise Charge (ENC) of around 350 electrons rms. In view of the operation of the chip at cryogenic temperatures, measurements at 130K have also been carried out, showing an overall improvement in the performance of the chip. Fall times down to 1.5ns have been measured. An integrated circuit containing 32 channels has been designed and wire bonded to a silicon strip detector and successfully used for the construction of a high-intensity proton beam hodoscope for the NA60 experiment. The chip has been laid out using special techniques to improve its radiation tolerance, and it has been irradiated up to 10Mrd (SiO//2) without any degradation in the performance. |
id | cern-725877 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2003 |
record_format | invenio |
spelling | cern-7258772019-09-30T06:29:59Zdoi:10.1016/S0168-9002(03)01885-0http://cds.cern.ch/record/725877engAnelli, GBorer, KCasagrande, LDespeisse, MatthieuJarron, PierrePelloux, NicolasSaramad, ShahyarA high-speed low-noise transimpedance amplifier in a 025 mum CMOS technologyDetectors and Experimental TechniquesWe present the simulated and measured performance of a transimpedance amplifier designed in a quarter micron CMOS process. Containing only NMOS and PMOS devices, this amplifier can be integrated in any submicron CMOS process. The main feature of this design is the use of a transistor in the feedback path instead of a resistor. The circuit has been optimized for reading signals coming from silicon strip detectors with few pF input capacitance. For an input charge of 4fC, an input capacitance of 4pF and a transresistance of 135kOmega, we have measured an output pulse fall time of 3ns and an Equivalent Noise Charge (ENC) of around 350 electrons rms. In view of the operation of the chip at cryogenic temperatures, measurements at 130K have also been carried out, showing an overall improvement in the performance of the chip. Fall times down to 1.5ns have been measured. An integrated circuit containing 32 channels has been designed and wire bonded to a silicon strip detector and successfully used for the construction of a high-intensity proton beam hodoscope for the NA60 experiment. The chip has been laid out using special techniques to improve its radiation tolerance, and it has been irradiated up to 10Mrd (SiO//2) without any degradation in the performance.oai:cds.cern.ch:7258772003 |
spellingShingle | Detectors and Experimental Techniques Anelli, G Borer, K Casagrande, L Despeisse, Matthieu Jarron, Pierre Pelloux, Nicolas Saramad, Shahyar A high-speed low-noise transimpedance amplifier in a 025 mum CMOS technology |
title | A high-speed low-noise transimpedance amplifier in a 025 mum CMOS technology |
title_full | A high-speed low-noise transimpedance amplifier in a 025 mum CMOS technology |
title_fullStr | A high-speed low-noise transimpedance amplifier in a 025 mum CMOS technology |
title_full_unstemmed | A high-speed low-noise transimpedance amplifier in a 025 mum CMOS technology |
title_short | A high-speed low-noise transimpedance amplifier in a 025 mum CMOS technology |
title_sort | high-speed low-noise transimpedance amplifier in a 025 mum cmos technology |
topic | Detectors and Experimental Techniques |
url | https://dx.doi.org/10.1016/S0168-9002(03)01885-0 http://cds.cern.ch/record/725877 |
work_keys_str_mv | AT anellig ahighspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT borerk ahighspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT casagrandel ahighspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT despeissematthieu ahighspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT jarronpierre ahighspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT pellouxnicolas ahighspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT saramadshahyar ahighspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT anellig highspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT borerk highspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT casagrandel highspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT despeissematthieu highspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT jarronpierre highspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT pellouxnicolas highspeedlownoisetransimpedanceamplifierina025mumcmostechnology AT saramadshahyar highspeedlownoisetransimpedanceamplifierina025mumcmostechnology |