Cargando…
FPGA-based fast pipeline-parameterized-sorter implementation for first level trigger systems in HEP experiments
The paper describes a behavioral model of fast, pipeline sorter dedicated to electronic triggering applications in the experiments of high energy physics (HEP). The sorter was implemented in FPGA for the RPC Muon Detector of CMS experiment (LHC accelerator, CERN) and for Backing Calorimeter (BAC) in...
Autor principal: | Pozniak, Krzysztof T |
---|---|
Lenguaje: | eng |
Publicado: |
2004
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1117/12.568878 http://cds.cern.ch/record/908972 |
Ejemplares similares
-
On the level1 trigger decision sorter implementation
por: Barczyk, A, et al.
Publicado: (2004) -
A Pattern Recognition Scheme for Large Curvature Circular Tracks and an FPGA Implementation Using Hash Sorter
por: Wu, Jinyuan, et al.
Publicado: (2004) -
The Muon Sorter in the CMS Drift Tubes Regional Trigger
por: Guiducci, Luigi, et al.
Publicado: (2004) -
An FPGA-based implementation of the CMS global calorimeter trigger
por: Brooke, J J, et al.
Publicado: (2000) -
Fast Inference on FPGA's for HEP Trigger Systems
por: Khayyam, Umar
Publicado: (2018)