Cargando…
Simulation of digital pixel readout chip architectures with the RD53 SystemVerilog-UVM verification environment using Monte Carlo physics data
The simulation and verification framework developed by the RD53 collaboration is a powerful tool for global architecture optimization and design verification of next generation hybrid pixel readout chips. In this paper the framework is used for studying digital pixel chip architectures at behavioral...
Autores principales: | Conti, E, Marconi, S, Christiansen, J, Placidi, P, Hemperek, T |
---|---|
Lenguaje: | eng |
Publicado: |
2016
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1088/1748-0221/11/01/C01069 http://cds.cern.ch/record/2252363 |
Ejemplares similares
-
The RD53 Collaboration's SystemVerilog-UVM Simulation Framework and its General Applicability to Design of Advanced Pixel Readout Chips
por: Marconi, S., et al.
Publicado: (2014) -
A SystemVerilog-UVM Methodology for the Design, Simulation and Verification of Complex Readout Chips in High Energy Physics Applications
por: Marconi, Sara, et al.
Publicado: (2017) -
A UVM simulation environment for the study, optimization and verification of HL-LHC digital pixel readout chips
por: Marconi, Sara, et al.
Publicado: (2018) -
Performance evaluation of digital pixel readout chip architecture operating at very high rate through a reusable UVM simulation framework
por: Conti, Elia, et al.
Publicado: (2017) -
Verification methodology manual for SystemVerilog
por: Bergeron, Janick, et al.
Publicado: (2006)