Cargando…
A testbench research based on UVM for ABCStar
As physicists want to put more and more functionalities and algorithms into frontend ASICs, the logic design (of some ASICs) become more and more complicated. A reliable, robust functional verification testbench is one of the most important part during ASIC design. This paper presents a well-constru...
Autores principales: | Cheng, Li-Bo, Anghinolfi, Francis, Wang, Ke, Zhu, Hong-Bo, Lu, Wei-Guo, Liu, Zhen-An |
---|---|
Lenguaje: | eng |
Publicado: |
2016
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.1109/RTC.2016.7543181 http://cds.cern.ch/record/2263755 |
Ejemplares similares
-
Development of the ABCStar front-end chip for the ATLAS silicon strip upgrade
por: Lu, W, et al.
Publicado: (2017) -
Functional irradiation tests of the ATLAS TileCal digitizer using FPGA testbenches
por: Klereborn, J, et al.
Publicado: (2002) -
A flexible stand-alone testbench for facilitating system tests of the CMS Preshower
por: Vichoudis, Paschalis, et al.
Publicado: (2004) -
First Testbench measurements of the DELPHI vertex detector outer layer modules for the 1996 upgrade
por: Brenner, R, et al.
Publicado: (1995) -
A UVM simulation environment for the study, optimization and verification of HL-LHC digital pixel readout chips
por: Marconi, Sara, et al.
Publicado: (2018)