Cargando…
Design of memory subsystem for wide input data range in the SALT ASIC
The paper presents the design and optimisation of memory buffer in the SALT (Silicon ASIC for LHCb Tracking) ASIC. The SALT is a new 128-channel readout ASIC for silicon strip detectors in the Large Hadron Collider beauty (LHCb) experiment at the Large Hadron Collider (LHC) in CERN. The stochastic n...
Autores principales: | , |
---|---|
Lenguaje: | eng |
Publicado: |
2017
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.23919/MIXDES.2017.8005192 http://cds.cern.ch/record/2310548 |
_version_ | 1780957853772677120 |
---|---|
author | Świentek, Krzysztof Banachowicz, Magdalena |
author_facet | Świentek, Krzysztof Banachowicz, Magdalena |
author_sort | Świentek, Krzysztof |
collection | CERN |
description | The paper presents the design and optimisation of memory buffer in the SALT (Silicon ASIC for LHCb Tracking) ASIC. The SALT is a new 128-channel readout ASIC for silicon strip detectors in the Large Hadron Collider beauty (LHCb) experiment at the Large Hadron Collider (LHC) in CERN. The stochastic nature of phenomena detected by the ASIC results in a very different amount of data after each collision of particles. The SALT generates a data packet which size may vary between one and 100 bytes in each clock cycle and which should be stored in a memory buffer regardless of its size. The memory buffer is based on a number of macro blocks. The input size of the macro block is a free parameter of the design so the optimization was performed taking into account occupied area and consumed power. A full 128-channel version, designed in CMOS 130 nm technology, together with implemented memory buffer, was submitted, produced and is being tested. The tests show full functionality of the ASIC and memory buffer. |
id | oai-inspirehep.net-1657834 |
institution | Organización Europea para la Investigación Nuclear |
language | eng |
publishDate | 2017 |
record_format | invenio |
spelling | oai-inspirehep.net-16578342019-09-30T06:29:59Zdoi:10.23919/MIXDES.2017.8005192http://cds.cern.ch/record/2310548engŚwientek, KrzysztofBanachowicz, MagdalenaDesign of memory subsystem for wide input data range in the SALT ASICDetectors and Experimental TechniquesDetectors and Experimental TechniquesThe paper presents the design and optimisation of memory buffer in the SALT (Silicon ASIC for LHCb Tracking) ASIC. The SALT is a new 128-channel readout ASIC for silicon strip detectors in the Large Hadron Collider beauty (LHCb) experiment at the Large Hadron Collider (LHC) in CERN. The stochastic nature of phenomena detected by the ASIC results in a very different amount of data after each collision of particles. The SALT generates a data packet which size may vary between one and 100 bytes in each clock cycle and which should be stored in a memory buffer regardless of its size. The memory buffer is based on a number of macro blocks. The input size of the macro block is a free parameter of the design so the optimization was performed taking into account occupied area and consumed power. A full 128-channel version, designed in CMOS 130 nm technology, together with implemented memory buffer, was submitted, produced and is being tested. The tests show full functionality of the ASIC and memory buffer.oai:inspirehep.net:16578342017 |
spellingShingle | Detectors and Experimental Techniques Detectors and Experimental Techniques Świentek, Krzysztof Banachowicz, Magdalena Design of memory subsystem for wide input data range in the SALT ASIC |
title | Design of memory subsystem for wide input data range in the SALT ASIC |
title_full | Design of memory subsystem for wide input data range in the SALT ASIC |
title_fullStr | Design of memory subsystem for wide input data range in the SALT ASIC |
title_full_unstemmed | Design of memory subsystem for wide input data range in the SALT ASIC |
title_short | Design of memory subsystem for wide input data range in the SALT ASIC |
title_sort | design of memory subsystem for wide input data range in the salt asic |
topic | Detectors and Experimental Techniques Detectors and Experimental Techniques |
url | https://dx.doi.org/10.23919/MIXDES.2017.8005192 http://cds.cern.ch/record/2310548 |
work_keys_str_mv | AT swientekkrzysztof designofmemorysubsystemforwideinputdatarangeinthesaltasic AT banachowiczmagdalena designofmemorysubsystemforwideinputdatarangeinthesaltasic |