Cargando…
Design of memory subsystem for wide input data range in the SALT ASIC
The paper presents the design and optimisation of memory buffer in the SALT (Silicon ASIC for LHCb Tracking) ASIC. The SALT is a new 128-channel readout ASIC for silicon strip detectors in the Large Hadron Collider beauty (LHCb) experiment at the Large Hadron Collider (LHC) in CERN. The stochastic n...
Autores principales: | Świentek, Krzysztof, Banachowicz, Magdalena |
---|---|
Lenguaje: | eng |
Publicado: |
2017
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.23919/MIXDES.2017.8005192 http://cds.cern.ch/record/2310548 |
Ejemplares similares
-
An lpGBT subsystem for environmental monitoring of experiments
por: Firlej, Mirosław, et al.
Publicado: (2023) -
8-channel prototype of SALT readout ASIC for Upstream Tracker in the upgraded LHCb experiment
por: Abellan Beteta, C, et al.
Publicado: (2017) -
ANUINDRA: A wide dynamic range FEE ASIC for a silicon–tungsten electromagnetic calorimeter
por: Mukhopadhyay, Sourav, et al.
Publicado: (2022) -
PACE3 : A large dynamic range analog memory ASIC assembly designed for the readout of silicon sensors in the LHC CMS Preshower
por: Aspell, P, et al.
Publicado: (2004) -
The SALT—Readout ASIC for Silicon Strip Sensors of Upstream Tracker in the Upgraded LHCb Experiment
por: Beteta, Carlos Abellan, et al.
Publicado: (2021)