Cargando…
Results from CHIPIX-FE0, a small-scale prototype of a new generation pixel readout ASIC in 65 nm CMOS for HL-LHC
A prototype of a new-generation readout ASIC targeting High-Luminosity (HL) LHC pixel detector upgrades has been designed and fabricated as part of the Italian INFN CHIPIX65 project using a commercial 65 nm CMOS technology. This demonstrator, hereinafter referred to as CHIPIX-FE0, is composed of a m...
Autores principales: | Pacher, Luca, Monteil, Ennio, Paternò, Andrea, Panati, Serena, Demaria, Natale, Rivetti, Angelo, Da Rocha Rolo, Manuel Dionisio, Dellacasa, Giulio, Mazza, Giovanni, Rotondo, Francesco, Wheadon, Richard, Loddo, Flavio, Licciulli, Francesco, Ciciriello, Fabio, Marzocca, Cristoforo, Gaioni, Luigi, Traversi, Gianluca, Re, Valerio, De Canio, Francesco, Ratti, Lodovico, Marconi, Sara, Placidi, Pisana, Magazzù, Guido, Stabile, Alberto, Mattiazzo, Serena |
---|---|
Lenguaje: | eng |
Publicado: |
SISSA
2017
|
Materias: | |
Acceso en línea: | https://dx.doi.org/10.22323/1.313.0024 http://cds.cern.ch/record/2312585 |
Ejemplares similares
-
Results from CHIPIX-FE0, a Small-Scale Prototype of a New Generation Pixel Readout ASIC in 65 nm CMOS for HL-LHC
por: Pacher, L., et al.
Publicado: (2018) -
A Prototype of a New Generation Readout ASIC in 65 nm CMOS for Pixel Detectors at HL-LHC
por: Pacher, L., et al.
Publicado: (2018) -
Algorithms for Threshold Dispersion Minimization of the CHIPIX65 Asynchronous Front-End
por: Sonzogni, Mauro, et al.
Publicado: (2019) -
A prototype of pixel readout ASIC in 65 nm CMOS technology for extreme hit rate detectors at HL-LHC
por: Paternò, Andrea, et al.
Publicado: (2017) -
Test results of the CHIPIX65 asynchronous front-end for the HL-LHC experiment upgrades
por: Gaioni, Luigi; De Canio, Francesco; Manghisoni, Massimo; Ratti, Lodovico; Re, Valerio; Traversi, Gianluca
Publicado: (2018)