Cargando…

Real-time cluster finding for LHCb silicon pixel VELO detector using FPGA

In the Run-3 of LHCb, the High Level Trigger will have to process events at full LHC collision rate (30 MHz). This is a very challenging goal, and delegating some low-level tasks to FPGA accelerators can be very helpful by saving precious computing time. In particular, the 2D pixel geometry of the n...

Descripción completa

Detalles Bibliográficos
Autores principales: Lazzari, Federico, Bassi, Giovanni, Cenci, Riccardo, Morello, Michael J, Punzi, Giovanni
Lenguaje:eng
Publicado: 2020
Materias:
Acceso en línea:https://dx.doi.org/10.1088/1742-6596/1525/1/012044
http://cds.cern.ch/record/2744309
Descripción
Sumario:In the Run-3 of LHCb, the High Level Trigger will have to process events at full LHC collision rate (30 MHz). This is a very challenging goal, and delegating some low-level tasks to FPGA accelerators can be very helpful by saving precious computing time. In particular, the 2D pixel geometry of the new LHCb VELO detector makes the cluster-finding process particularly CPU-time demanding. We realized and tested a highly parallel FPGA-based clustering algorithm, capable of performing this reconstruction in real time at 30 MHz event rate using a modest amount of hardware resources, that can be a viable alternative solution.