Cargando…
A Novel Source/Drain Extension Scheme with Laser-Spike Annealing for Nanosheet Field-Effect Transistors in 3D ICs
This study proposed a novel source/drain (S/D) extension scheme to increase the stress in nanosheet (NS) field-effect transistors (NSFETs) and investigated the scheme by using technology-computer-aided-design simulations. In three-dimensional integrated circuits, transistors in the bottom tier were...
Autores principales: | , , , , , , , , |
---|---|
Formato: | Online Artículo Texto |
Lenguaje: | English |
Publicado: |
MDPI
2023
|
Materias: | |
Acceso en línea: | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10004793/ https://www.ncbi.nlm.nih.gov/pubmed/36903745 http://dx.doi.org/10.3390/nano13050868 |
_version_ | 1784904923325923328 |
---|---|
author | Lee, Sanguk Jeong, Jinsu Kang, Bohyeon Lee, Seunghwan Lee, Junjong Lim, Jaewan Hwang, Hyeonjun Ahn, Sungmin Baek, Rockhyun |
author_facet | Lee, Sanguk Jeong, Jinsu Kang, Bohyeon Lee, Seunghwan Lee, Junjong Lim, Jaewan Hwang, Hyeonjun Ahn, Sungmin Baek, Rockhyun |
author_sort | Lee, Sanguk |
collection | PubMed |
description | This study proposed a novel source/drain (S/D) extension scheme to increase the stress in nanosheet (NS) field-effect transistors (NSFETs) and investigated the scheme by using technology-computer-aided-design simulations. In three-dimensional integrated circuits, transistors in the bottom tier were exposed to subsequent processes; therefore, selective annealing, such as laser-spike annealing (LSA), should be applied. However, the application of the LSA process to NSFETs significantly decreased the on-state current (I(on)) owing to diffusionless S/D dopants. Furthermore, the barrier height below the inner spacer was not lowered even under on-state bias conditions because ultra-shallow junctions between the NS and S/D were formed far from the gate metal. However, the proposed S/D extension scheme overcame these I(on) reduction issues by adding an NS-channel-etching process before S/D formation. A larger S/D volume induced a larger stress in the NS channels; thus, the stress was boosted by over 25%. Additionally, an increase in carrier concentrations in the NS channels improved I(on). Therefore, I(on) increased by approximately 21.7% (37.4%) in NFETs (PFETs) compared with NSFETs without the proposed scheme. Additionally, the RC delay was improved by 2.03% (9.27%) in NFETs (PFETs) compared with NSFETs using rapid thermal annealing. Therefore, the S/D extension scheme overcame the I(on) reduction issues encountered in LSA and significantly enhanced the AC/DC performance. |
format | Online Article Text |
id | pubmed-10004793 |
institution | National Center for Biotechnology Information |
language | English |
publishDate | 2023 |
publisher | MDPI |
record_format | MEDLINE/PubMed |
spelling | pubmed-100047932023-03-11 A Novel Source/Drain Extension Scheme with Laser-Spike Annealing for Nanosheet Field-Effect Transistors in 3D ICs Lee, Sanguk Jeong, Jinsu Kang, Bohyeon Lee, Seunghwan Lee, Junjong Lim, Jaewan Hwang, Hyeonjun Ahn, Sungmin Baek, Rockhyun Nanomaterials (Basel) Article This study proposed a novel source/drain (S/D) extension scheme to increase the stress in nanosheet (NS) field-effect transistors (NSFETs) and investigated the scheme by using technology-computer-aided-design simulations. In three-dimensional integrated circuits, transistors in the bottom tier were exposed to subsequent processes; therefore, selective annealing, such as laser-spike annealing (LSA), should be applied. However, the application of the LSA process to NSFETs significantly decreased the on-state current (I(on)) owing to diffusionless S/D dopants. Furthermore, the barrier height below the inner spacer was not lowered even under on-state bias conditions because ultra-shallow junctions between the NS and S/D were formed far from the gate metal. However, the proposed S/D extension scheme overcame these I(on) reduction issues by adding an NS-channel-etching process before S/D formation. A larger S/D volume induced a larger stress in the NS channels; thus, the stress was boosted by over 25%. Additionally, an increase in carrier concentrations in the NS channels improved I(on). Therefore, I(on) increased by approximately 21.7% (37.4%) in NFETs (PFETs) compared with NSFETs without the proposed scheme. Additionally, the RC delay was improved by 2.03% (9.27%) in NFETs (PFETs) compared with NSFETs using rapid thermal annealing. Therefore, the S/D extension scheme overcame the I(on) reduction issues encountered in LSA and significantly enhanced the AC/DC performance. MDPI 2023-02-26 /pmc/articles/PMC10004793/ /pubmed/36903745 http://dx.doi.org/10.3390/nano13050868 Text en © 2023 by the authors. https://creativecommons.org/licenses/by/4.0/Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). |
spellingShingle | Article Lee, Sanguk Jeong, Jinsu Kang, Bohyeon Lee, Seunghwan Lee, Junjong Lim, Jaewan Hwang, Hyeonjun Ahn, Sungmin Baek, Rockhyun A Novel Source/Drain Extension Scheme with Laser-Spike Annealing for Nanosheet Field-Effect Transistors in 3D ICs |
title | A Novel Source/Drain Extension Scheme with Laser-Spike Annealing for Nanosheet Field-Effect Transistors in 3D ICs |
title_full | A Novel Source/Drain Extension Scheme with Laser-Spike Annealing for Nanosheet Field-Effect Transistors in 3D ICs |
title_fullStr | A Novel Source/Drain Extension Scheme with Laser-Spike Annealing for Nanosheet Field-Effect Transistors in 3D ICs |
title_full_unstemmed | A Novel Source/Drain Extension Scheme with Laser-Spike Annealing for Nanosheet Field-Effect Transistors in 3D ICs |
title_short | A Novel Source/Drain Extension Scheme with Laser-Spike Annealing for Nanosheet Field-Effect Transistors in 3D ICs |
title_sort | novel source/drain extension scheme with laser-spike annealing for nanosheet field-effect transistors in 3d ics |
topic | Article |
url | https://www.ncbi.nlm.nih.gov/pmc/articles/PMC10004793/ https://www.ncbi.nlm.nih.gov/pubmed/36903745 http://dx.doi.org/10.3390/nano13050868 |
work_keys_str_mv | AT leesanguk anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT jeongjinsu anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT kangbohyeon anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT leeseunghwan anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT leejunjong anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT limjaewan anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT hwanghyeonjun anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT ahnsungmin anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT baekrockhyun anovelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT leesanguk novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT jeongjinsu novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT kangbohyeon novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT leeseunghwan novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT leejunjong novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT limjaewan novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT hwanghyeonjun novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT ahnsungmin novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics AT baekrockhyun novelsourcedrainextensionschemewithlaserspikeannealingfornanosheetfieldeffecttransistorsin3dics |